#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) # (19) World Intellectual Property Organization International Bureau English (10) International Publication Number WO 2019/147880 A1 (43) International Publication Date 01 August 2019 (01.08.2019) (51) International Patent Classification: H04N 19/52 (2014.01) H04N 19/159 (2014.01) H04N 19/577 (2014.01) H04N 19/176 (2014.01) H04N 19/136 (2014.01) H04N 19/136 (2014.01) (21) International Application Number: PCT/US2019/015065 (22) International Filing Date: 25 January 2019 (25.01.2019) (25) Filing Language: (26) Publication Language: English (30) Priority Data: 18305068.1 26 January 2018 (26.01.2018) EP - (71) Applicant: INTERDIGITAL VC HOLDINGS, INC. [US/US]; 200 Bellevue Parkway, Wilmington, Delaware 19801 (US). - (72) Inventors: GALPIN, Franck; c/o Technicolor, 975 Avenue des Champs Blancs CS 17616, 35576 Cesson-Sevigne (FR). **CHEN**, **Ya**; c/o Technicolor, 975 Avenue des Champs Blancs CS 17616, 35576 Cesson-Sevigne (FR). **BORDES**, **Philippe**; c/o Technicolor, 975 Avenue des Champs Blancs CS 17616, 35576 Cesson-Sevigne (FR). - (74) Agent: DORINI, Brian J. et al.; 4 Research Way, Princeton, New Jersey 08540 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JO, JP, KE, KG, KH, KN, KP, KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW. - **(84) Designated States** (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, (54) Title: ILLUMINATION COMPENSATION FLAG IN FRAME RATE UP-CONVERSION WITH TEMPLATE MATCHING Figure 10 (57) **Abstract:** Inferring an illumination compensation flag during encoding or decoding of a video image signal using frame rate up conversion can save one bit and eliminate complexity. The illumination compensation flag can be derived from the corresponding flags of at least one bi-predictive or bi-directional prediction candidates. The flag can also be derived from some function of the flags from those candidates. Alternatively, several flags can be used for respective coding or decoding of blocks if there are more than one prediction candidate using illumination compensation. # GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG). #### **Declarations under Rule 4.17:** - as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii)) - as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii)) #### **Published:** — with international search report (Art. 21(3)) # ILLUMINATION COMPENSATION FLAG IN FRAME RATE UP-CONVERSION WITH TEMPLATE MATCHING #### FIELD OF THE INVENTION 5 10 15 20 The present principles relate to video compression and more particularly to performing video coding and decoding. #### BACKGROUND OF THE INVENTION Many attempts have been made to improve the coding efficiency of block-based codecs. Frame Rate Up-Conversion (FRUC) is a tool that allows derivation of motion vector predictors without any information, i.e. without supplemental syntax. The FRUC process is completely symmetric, in that the same operations are performed at the decoding side as at the encoding side. This tool can only be fully on or off with one flag (as shown in Table 2) while it uses several sub-tools: AMVP (Advanced Motion Vector Prediction) blocks use one template matching cost function, and no signaling. Merge blocks can use a sub-part refinement with the same process, with two different template matching cost functions, and with some signaling (off/on Template/ Bilateral). Overall performances of the FRUC tool as well as of the different sub-tools over the Joint Exploration Model 4 (JEM 4) of the Joint Video Exploration Team (ITU-T VCEG (Q6/16) and ISO/IEC MPEG (JTC 1/SC 29/WG 11) are provided in Table 1. | | Random | Access Main | 10 | | | | | |-----------|---------------------------------|-------------|--------|------|------|--|--| | | Over HM-16.6-JEM-4.0 (parallel) | | | | | | | | | Y | ប | V | EncT | DecT | | | | FRUC | -3.60% | -3.72% | -3.92% | 139% | 142% | | | | AMVP | -0.85% | -0.77% | -0.85% | 107% | 110% | | | | Merge | -2.85% | -3.13% | -3.33% | 128% | 133% | | | | Sub-part | -8.43% | -8.52% | -8.59% | 109% | 118% | | | | Bilateral | -1.16% | -1.35% | -1.44% | 116% | 115% | | | | | Low dela | y B Main10 | | | | | | | | Over HM-16.6-JEM-4.0 (parallel) | | | | | | | | | Y | ប | ٧ | EncT | DecT | | | | FRUC | -2.41% | -3,28% | -3.39% | 161% | 162% | | | | AMVP | -0.41% | 0.17% | -0.28% | 113% | 116% | | | | Merge | -2.09% | -3.65% | -3.79% | 132% | 136% | | | | Sub-part | -8.48% | -8.99% | -8.79% | 114% | 117% | | | | Bilateral | -1.03% | -2.06% | -2.10% | 120% | 120% | | | Low delay P Main10 | | Over HM-16.6-JEM-4.0 (parallel) | | | | | |-----------|---------------------------------|--------|--------|------|------| | | Y | U | V | EncT | DecT | | FRUC | -1.38% | -1.33% | -1.53% | 128% | 119% | | AMVP | -0.16% | -0.12% | -0.45% | 115% | 109% | | Merge | -1.27% | -1.48% | -1.32% | 114% | 109% | | Sub-part | -0.21% | -0.42% | -0.45% | 104% | 104% | | Bilateral | 0.00% | 0.00% | 0.00% | 106% | 100% | Table 1 Performances of the FRUC tools and sub-tools over the JEM4 [2] Moreover, several of these sub-tools use parameters. Some of them are already in the syntax as shown in Table 2, but the others are absent. In Table 2, sps\_use\_FRUC\_mode is the on/off flag for the whole FRUC tool, FRUC\_refine\_filter allows changing the sub-pel interpolation filter, FRUC\_refine\_range\_in\_pel defines the maximum integer pel range for refinement, and FRUC\_small\_blk\_refine\_depth the maximum depth for sub-parts of FRUC Merge blocks (i.e. their minimum size). 10 15 20 25 5 | sps use FRUC mode | u(1) | |-----------------------------|-------| | if(sps_use_FRUC_mode) { | | | FRUC_refine_filter | ue(v) | | FRUC_refine_range_in_pel | ue(v) | | FRUC_small_blk_refine_depth | ue(v) | | 1 | | Table 2 SPS syntax of the current FRUC tool #### SUMMARY OF THE INVENTION These and other drawbacks and disadvantages of the prior art are addressed by the present described embodiments, which are directed to a method and apparatus to manage a trade-off between the coding efficiency provided by FRUC tools and its complexity. According to an aspect of the described embodiments, there is provided a method. The method comprises steps for determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, encoding said video coding block based on said at least one illumination compensation flag. According to another aspect of the described embodiments, there is provided a second method. The method comprises steps for determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, decoding said video coding block based on said at least one illumination compensation flag. According to another aspect of the described embodiments, there is provided an apparatus. The apparatus comprises a memory and a processor. The processor can be configured to encode a portion of a video signal by determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, encoding said video coding block based on said at least one illumination compensation flag. According to another aspect of the described embodiments, there is provided another apparatus. The apparatus comprises a memory and a processor. The processor can be configured to decode a portion of a video signal by determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, decoding said video coding block based on said at least one illumination compensation flag. According to another aspect of the described embodiments, there is provided a third and fourth method for encoding and decoding, respectively. The method comprises steps for determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on a function of illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, encoding or decoding said video coding block based on said at least one illumination compensation flag. These and other aspects, features and advantages of the present principles will become apparent from the following detailed description of exemplary embodiments, which is to be read in connection with the accompanying drawings. #### BRIEF DESCRIPTION OF THE DRAWINGS 5 10 15 20 25 30 35 Figure 1 illustrates division of a Coding Tree Unit into Coding Units, Prediction Units and Transform Units. 5 10 15 20 25 30 35 Figure 2 illustrates a template matching cost function. Figure 3 illustrates L-shapes in references 0 and 1 are compared to the current block L-shape to derive the IC parameters. Figure 4 illustrates a generic video compression scheme. Figure 5 illustrates a generic video decompression scheme. Figure 6 illustrates a prior art overall encoder process for deriving the IC flag of an inter-mode coded CU. Figure 7 illustrates a prior art process for filling Motion Vector Prediction (MVP) information from the merge candidates of the CU with MERGE mode. Figure 8 illustrates IC flag derivation from the merge candidates of the CU with FRUC template matching mode (Left: OR policy; Right: AND policy). Figure 9 illustrates selection between uni-prediction and bi-prediction for motion compensation in FRUC template matching. Figure 10 illustrates IC flag derivation from two reference lists when bi-direction for motion compensation prediction is applied. Figure 11 illustrates IC flag derivation from two reference lists when bi-direction for motion compensation prediction is applied. Figure 12 illustrates one embodiment of a method for encoding video using at least one inferred illumination compensation flag. Figure 13 illustrates one embodiment of a method for decoding video using at least one inferred illumination compensation flag. Figure 14 illustrates one embodiment of an apparatus for encoding or decoding video using at least one inferred illumination compensation flag. ## DETAILED DESCRIPTION The domain of the embodiments described herein is video compression, intended to improve the video compression efficiency of state of the art video coding schemes. An exemplary coding tool recently introduced in the Joint Exploration Model (JEM) is called FRUC (Frame Rate Up Conversion), or also pattern matched motion derivation, and aims at decoder side motion block-based motion vector predictor derivation. The Frame Rate Up-Conversion (FRUC) tool aims at finding the best motion vector predictor (MVP) among a set of candidates with respect to a template matching cost. The best identified candidate is then refined towards the minimum template matching cost. The FRUC processes are similar for every type of block: one process is performed for the whole block then, for some particular blocks, a second process on sub-parts can also be achieved. The main difference between these processes is the initial list of candidates and the available template matching cost functions. In order to manage the trade-off between the performances of this FRUC tool and its complexity, it is possible to inform the decoder of which FRUC processes (or sub-processes, i.e. parts of processes) are allowed or not. 5 10 15 20 25 30 35 One problem solved by the described embodiments is how to efficiently modify the IC flag decision rules for FRUC using template matching, in a way that provides good compression efficiency (rate distortion performance) together with a minimum complexity increase of the coding design; or conversely, significant complexity decrement with a minimum loss of performance. The FRUC tool is applied to all blocks (Merge and AMVP) and refined at a sub-part, or a sub-block, level of Merge blocks. For AMVP blocks, only one template matching cost function is available, "Template". For Merge blocks and their sub-parts, two different template matching cost functions are tested, "Template" and "Bilateral". Template matching derives motion information of a current coding unit by finding the best match between a template (the top and/or left neighboring blocks of a current coding unit) in a current picture and a block, having same size as the template, in a reference picture. Bilateral matching derives motion information of the current coding unit by finding the best match between two blocks along the motion trajectory of the current coding unit in two reference pictures. The sub-parts of Merge blocks are sub-blocks. In FRUC Merge, the FRUC tool is applied firstly at the CU (Coding Unit) level, then this CU is divided into sub-blocks and the FRUC tool is applied again for each of the sub-blocks with the same template matching cost functions as for the CU. The described embodiments are in the field of video compression, in particular it aims at improving compression efficiency compared to existing video compression systems. The present embodiments propose an adaptation of block-based local Illumination Compensation (IC) flag, when template matching cost is used to derive motion information in FRUC (Frame Rate Up-Conversion) mode. In the HEVC video compression standard, a picture is divided into so-called Coding Tree Units (CTU), which size is typically 64x64, 128x128, or 256x256 pixels. Each CTU is represented by a Coding Unit (CU) in the compressed domain. Each CU is then given some Intra or Inter prediction parameters (Prediction Info). To do so, it is spatially partitioned into one or more Prediction Units (PUs), each PU being assigned some prediction information. The Intra or Inter coding mode is assigned on the CU level. In Inter coding mode, motion compensated temporal prediction is employed to exploit the redundancy that exists between successive pictures of a video. To do it, exactly one motion vector (MV) is assigned to each PU in HEVC. Therefore, in HEVC, the motion model that links a PU and its reference block simply consists in a translation. In the Joint Exploration Model (JEM) developed by the JVET (Joint Video Exploration Team) group, a CU is no more divided into PU or TU, and some motion information (prediction information in inter mode) is directly assigned to each CU. Additionally, some richer motion models are supported to improve temporal prediction. One of the new motion models introduced in the JEM is the FRUC (Frame Rate Up-Conversion) which selects the best motion vector predictor between several candidates using a matching cost function, and then refines it towards the minimum matching cost. 5 10 15 20 25 30 35 FRUC mode is signaled at the CU level with a FRUC flag and an additional FRUC mode flag to indicate which matching cost function (bilateral, template or affine template) is to be used to derive motion information for the CU. At encoder side, the decision on whether using FRUC merge mode for a CU is based on RD cost selection. The three matching modes (bilateral, template or affine template) are checked for a CU. The one leading to the minimal RD cost is further compared to other coding modes. If the FRUC mode is the most efficient one, the FRUC flag is set to true for the CU and the related matching mode is used. FRUC allows deriving motion information of a CU at decoder side without signaling. Motion derivation process in FRUC merge mode has two steps. A CU-level motion search is first performed, then followed by a Sub-CU level motion refinement. At CU level, an initial motion vector is derived from a list of MV candidates for the whole CU based on bilateral or template matching. The candidate leading to the minimum matching cost is selected as the starting point for further CU level motion refinement. Then a local search based on bilateral or template matching around the starting point is performed and the MV resulting in the minimum matching cost is taken as the MV for the whole CU. As shown in Figure 2, template matching cost function is used to derive motion information of the current CU by finding the best match between a template (top and/or left neighboring blocks of the current CU, also known as L-shape) in the current picture and a block (same size to the template) in a reference picture. Block-based local Illumination Compensation (IC) [3] can also be applied in JEM, which allows correcting block prediction samples obtained via Motion Compensated (MC) by considering the spatial or temporal local illumination variation possibly. For each inter-mode coded CU, an IC flag is signaled or implicitly derived to indicate the usage of IC. The IC tool is based on a linear model for illumination changes, using a scaling factor $\alpha$ and an offset b, which are called IC parameters. When a CU is coded with merge mode, the IC flag is copied from neighboring blocks, in a way similar to motion information copy in merge mode; otherwise, an IC flag is signaled for the CU to indicate whether IC applies or not. When the IC flag is true, IC parameters of a CU are derived at decoder side without signaling. These parameters are determined by comparing reconstructed neighboring samples of the current CU (L-shape-cur) with neighboring samples (L-shape-ref-i) of the corresponding reference-i block ( $i = 0 \ or \ 1$ ) as depicted in Figure 3. IC parameters are selected by minimizing the difference between the samples in the L-shape-cur and the samples of the L-shape-ref-i. To reduce the encoding complexity, IC tool can be disabled for the entire picture, for example when there is no obvious illumination change between a current picture and its reference pictures. To identify this situation, histograms of a current picture and every reference picture of the current picture can be calculated at the encoder. If the histogram difference between the current picture and every reference picture of the current picture is smaller than a given threshold, IC is disabled for the current picture; otherwise, IC is enabled for the current picture. The described embodiments concern the modification of the decision of the IC flag, in particular for the FRUC mode using the template matching. The proposed IC flag for FRUC with the template matching is derived from neighboring blocks, instead of signaling it. As described earlier, in a prior approach, a one-bit IC flag is signaled for the inter-mode coded CU which uses FRUC mode to process the inter prediction and also to apply a template matching cost function to derive motion information for this CU. The described embodiments derive the IC flag of a CU directly from the neighboring blocks, when coding a current CU in FRUC mode with the template matching. These embodiments include: 5 10 15 20 25 30 35 - Infer the IC flag from the FRUC merge candidates. For temporal merge candidate, several policies for generating IC flag in bi-prediction case are proposed; for combined bi-predictive candidate, several policies for generating IC flag in biprediction are proposed. [encoder/decoder] - When bi-direction for motion compensation is applied, several policies for inferring the IC flag from the two reference lists are proposed. [encoder/decoder] - When bi-direction for motion compensation is applied, selection between using the inferred IC flag of the current CU or applying the IC flag of each motion vector predictor (MVP) respectively is proposed. [encoder/decoder] By generating the IC flag in this way, there is no need to spend one bit signaling IC flag for such inter-mode coded CU, which implies that some potential rate costs can be saved. Another advantage of these embodiments is that the encoder loop for testing whether the IC tool is enabled or disabled for such CU will be removed, therefore the complexity can be reduced. 5 10 15 20 25 30 35 The following sections explain the proposed embodiments in detail. It is organized as follows. First a prior approach used to generate the IC flag of an inter-mode coded CU is described. Then, different embodiments for new rules of IC flag derivation of the CU in FRUC mode with the template matching are presented. At last, some variants of the proposed embodiments are proposed. One proposed prior art overall encoder process to decide the IC flag of an inter-mode coded CU when IC tool is enabled for the current picture is depicted in Figure 6. It consists in the following. The input to the process is the current CU for which one wants to decide the IC flag. The IC flag derivation rule is decided according to the inter mode used for encoding the current CU at step S300 and S304. Next, when the current CU is coded with MERGE mode, the IC flag is copied from the motion vector predictor (MVP) of its neighboring blocks. At step 301, the derivation of the IC flag in merge candidate is presented in Figure 7. For each merge candidate, besides motion information (motion vector and reference index etc.), one IC flag is also generated, following the rules listed below: - For a spatial merge candidate at step S400, its IC flag is set equal to that of the corresponding spatial neighboring block at step S401. - For temporal merge candidate at step S402, its IC flag is set equal to that of the corresponding temporal co-located block at step S401. For bi-prediction case at step S403, motion information may be derived from two different temporal co-located blocks at step S404. In this case, IC flag of temporal merge candidate is set to true if at least one of the two co-located blocks uses IC and set to false otherwise at step S405. - For combined bi-predictive candidate at step S406, it is generated from two spatial/temporal merge candidates at step S404, and its IC flag is set to true if IC flag of at least one of the two source candidates is true and set to false otherwise at step S405. - For the tailing zero merge candidates at step S407, IC flag is always set to false at step S408. After selecting the best motion vector predictor between several merge candidates towards the minimum cost at step S302, the current CU directly copy the IC flag of this best motion vector predictor at step S303. When a CU is encoded using INTER mode or FRUC mode with the template matching, this CU performs motion estimation and motion compensation with and without applying IC tool at step S305. The best coding way to encode the current CU, i.e. with minimum rate distortion cost, is then selected, which is signaled by one IC flag at step S306. 5 10 15 20 25 30 35 WO 2019/147880 PCT/US2019/015065 9 For other remaining inter modes, IC flag is set to false at step S307. Several cases about encoding the CU with affine model in the JEM are (i) affine merge mode, (ii) affine template matching for a CU in FRUC mode, and (iii) affine inter mode for a CU in AMVP (Advanced Motion Vector Prediction) mode. As for a CU in FRUC mode with the bilateral matching, its IC flag is also set to false. With the prior-art signaling or inferring method of IC flag described above, a main limitation is that the IC flag in FRUC mode (also INTER mode) is not inferred but explicitly coded. This might decrease the performance by adding information to encode. Moreover, to select the optimal IC flag to signal, an IC flag loop search in FRUC mode with the template matching is activated, which also increases the encoder complexity. To solve the issue mentioned above, the first embodiment proposes to infer the IC flag of the current CU from neighboring MVPs when the FRUC template matching mode is used. The concept is similar to the inferring algorithm of the IC flag in the MERGE mode. The implementation of the proposed IC flag for FRUC template matching mode is shown in Figure 8. At step S500, evaluate if the FRUC merge candidate M corresponds to the bi-directional/bi-predictive candidates or not. If M is one of these merge candidates, the inferred IC flag is set to true if the IC flag of at least one of the two source candidates is true and set to false otherwise at step S501 (namely OR policy). If only one source candidate is available, the inferred IC flag is copied directly from its candidate at step S502. According to a variant of this first embodiment, the proposed IC flag derivation from two different merge candidates available can also be the AND policy as shown in the right side of Figure 8. The inferred IC flag is set to true only if both the IC flags of the two source candidates are true and set to false otherwise at step S504. In FRUC template matching mode, the matched template is searched from list0 reference pictures (ref0) and list1 reference pictures (ref1), respectively. This is a kind of uni-directional template matching since only one list of reference pictures is utilized at a time during each template matching. Such an uni-directional template matching is suitable to derive motion information for uni-prediction instead of bi-prediction. Therefore, for bi-prediction in the existing FRUC template matching mode, a joint bi-directional template matching tool [4] can be activated for better refining the template between uni-prediction and bi-prediction. Flowchart of activating this joint bi-prediction template matching tool is illustrated in Figure 9. In the state-of-art, enabling or disabling the IC tool is decided by a loop on IC flag as shown at steps S305 and S306 in Figure 6. Therefore, only one predefined IC flag from the current CU will be applied to calculate the template matching cost, and also process the following motion compensation. As proposed earlier, there is no IC flag loop to test in this proposed IC flag embodiment. If the uni-direction for motion compensation prediction is selected at step S609 based on template matching distortion, the IC flag of the selected MVP can be used for the template matching cost motion compensation. Otherwise, apply the biprediction based on a pair of MVP candidates (MVP\_0, MVP\_1) (S610), which is constructed from the two motion compensated references (ref0 and ref1). The bi-directional predictor sometimes contains two different IC flags. 5 10 15 20 25 30 35 Therefore, the second embodiment proposes how to infer the IC flag of the current CU from the two motion compensated references when bi-prediction is applied. The OR policy and AND policy proposed in the first embodiment can be reused similarly. Moreover, the inferred IC flag can also be set to the IC flag value of the MVP with minimum uni-prediction template matching cost (namely BEST policy) as shown in step S705 on the right side of Figure 10. According to some aspects of the two embodiments mentioned above, the IC flag of the CU can be derived from its neighboring blocks, rather than signaling it. However, only one inferred IC flag decides to active the IC tool or not when bi-direction for motion compensation is applied, as mentioned in an aforementioned paragraph. If the IC flag in one MVP is not identical to the inferred IC flag value, the optimal motion compensation prediction with this MVP may not be processed. To avoid this potential risk of performance decrement, the third embodiment proposes to keep two IC flags for bi-directional motion compensation. The motion information, including the IC flag, for each FRUC merge candidate can be derived at the decoder side. Instead of using the inferred IC flag of the current CU at step S702, motion compensation with each MVP can be performed with its corresponding IC flag respectively as depicted in Figure 11. For the MVP candidate from ref0 (MVP\_0), its IC flag is checked at step S706. If the IC flag of MVP\_0 is true, the IC tool is activated for the motion compensation with MVP\_0 (S707). The similar processes are performed for the MVP candidate from ref1 (MVP\_1) at steps S708 and S709 parallelly. According to a variant, the proposed IC flag derivation from the neighboring blocks in FRUC template matching mode is performed for the IC flag of the CU using INTER mode. According to another variant, the IC tool may be activated for the CU with affine model. And the proposed IC flag derivation from the neighboring blocks in FRUC template matching mode is performed for the IC flag of this CU. According to another variant, the IC tool may be activated for the CU in FRUC bilateral matching mode. And the proposed IC flag derivation from the neighboring blocks in FRUC template matching mode is performed for the IC flag of this CU. One embodiment of a method 1200 for decoding a portion of a video image using illumination compensation is shown in Figure 12. The method commences at Start block 1201 and proceeds to block 1210 for determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates. Control proceeds from block 1210 to block 1220 for setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates. Control proceeds from block 1220 to block 1230 for encoding a portion of a video image based on the at least one illumination compensation flag. 5 10 15 20 25 30 35 One embodiment of a method 1300 for decoding a portion of a video image using illumination compensation is shown in Figure 13. The method commences at Start block 1301 and proceeds to block 1310 for determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates. Control proceeds from block 1310 to block 1320 for setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates. Control proceeds from block 1320 to block 1330 for decoding a portion of a video image based on the at least one illumination compensation flag. One embodiment of an apparatus 1400 for encoding or decoding a block in a video image using illumination compensation is shown in Figure 14. The apparatus comprises a Processor 1410 and a Memory 1420. The Processor 1410 is configured, for encoding, to perform the steps of Figure 12, that is performing encoding using illumination compensation for a portion of a video image using the method of Figure 12. When Processor 1410 is configured for decoding, it performs the steps of Figure 13, that is, performing decoding using illumination compensation for a portion of a video image using the method of Figure 13. The functions of the various elements shown in the figures may be provided through the use of dedicated hardware as well as hardware capable of executing software in association with appropriate software. When provided by a processor, the functions may be provided by a single dedicated processor, by a single shared processor, or by a plurality of individual processors, some of which may be shared. Moreover, explicit use of the term "processor" or "controller" should not be construed to refer exclusively to hardware capable of executing software, and may implicitly include, without limitation, digital signal processor ("DSP") hardware, read-only memory ("ROM") for storing software, random access memory ("RAM"), and non-volatile storage. Other hardware, conventional and/or custom, may also be included. Similarly, any switches shown in the figures are conceptual only. Their function may be carried out through the operation of program logic, through dedicated logic, through the interaction of program control and dedicated logic, or even manually, the particular technique being selectable by the 12 implementer as more specifically understood from the context. 5 10 15 20 25 30 35 The present description illustrates the present principles. It will thus be appreciated that those skilled in the art will be able to devise various arrangements that, although not explicitly described or shown herein, embody the present principles and are included within its scope. All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the present principles and the concepts contributed by the inventor(s) to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Moreover, all statements herein reciting principles, aspects, and embodiments of the present principles, as well as specific examples thereof, are intended to encompass both structural and functional equivalents thereof. Additionally, it is intended that such equivalents include both currently known equivalents as well as equivalents developed in the future, i.e., any elements developed that perform the same function, regardless of structure. Thus, for example, it will be appreciated by those skilled in the art that the block diagrams presented herein represent conceptual views of illustrative circuitry embodying the present principles. Similarly, it will be appreciated that any flow charts, flow diagrams, state transition diagrams, pseudocode, and the like represent various processes which may be substantially represented in computer readable media and so executed by a computer or processor, whether or not such computer or processor is explicitly shown. In the claims hereof, any element expressed as a means for performing a specified function is intended to encompass any way of performing that function including, for example, a) a combination of circuit elements that performs that function or b) software in any form, including, therefore, firmware, microcode or the like, combined with appropriate circuitry for executing that software to perform the function. The present principles as defined by such claims reside in the fact that the functionalities provided by the various recited means are combined and brought together in the manner which the claims call for. It is thus regarded that any means that can provide those functionalities are equivalent to those shown herein. Reference in the specification to "one embodiment" or "an embodiment" of the present principles, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present principles. Thus, the appearances of the phrase "in one embodiment" or "in an embodiment", as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment. In conclusion, improved methods and apparatus of performing frame rate up conversion for a portion of a video image are shown by the aforementioned embodiments. In 13 at least one embodiment, an encoder can signal to a decoder whether to use frame rate up conversion for only portions of a video image or a sub-part of a coding unit. In addition, flags are provided to use sub-processes of the frame rate up conversion process in an encoder or a decoder. 5 14 #### **CLAIMS** 1. A method, comprising: determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, encoding said video coding block based on said at least one illumination compensation flag. 2. A method, comprising: determining whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; setting at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, decoding said video coding block based on said at least one illumination compensation flag. 20 25 30 5 10 15 3. An apparatus for coding a block of image data, comprising: a memory, and a processor, configured to: determine whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; set at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, encode said video coding block based on said at least one illumination compensation flag. 4. An apparatus for coding a block of image data, comprising: a memory, and a processor, configured to: determine whether a FRUC prediction candidate of a video coding block corresponds to bi-direction temporal or bi-predictive candidates; 15 set at least one illumination compensation flag based on illumination compensation flags of at least one of the bi-direction temporal or bi-predictive candidates when the FRUC prediction candidate corresponds to the bi-direction temporal or bi-predictive candidates; and, decode said video coding block based on said at least one illumination compensation flag. 5 10 15 30 5. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein setting an illumination flag comprises: setting an illumination compensation flag to true when the FRUC merge candidate corresponds to the bi-direction temporal or bi-predictive candidates if an illumination compensation flag of at least one of the bi-direction temporal or bi-predictive candidates is true; setting an illumination compensation flag to false when the FRUC merge candidate corresponds to the bi-direction temporal or bi-predictive candidates and if no illumination compensation flag of the bi-direction temporal or bi-predictive candidates is true; and, setting an illumination compensation flag to that of an available bi-direction temporal or bi-predictive candidates if another bi-direction temporal or bi-predictive candidates is not available. - 20 6. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein a logic function of illumination compensation flags of at least one of bi-direction temporal or bi-predictive candidates. - The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein bilateral cost matching is used. - 8. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein bilateral prediction is used and two illumination flags are used for respective video coding blocks. - The method or the apparatus of claim 8, wherein motion compensation is performed with motion vector predictors from respective predictive candidates using their respective illumination compensation flags. - 35 10. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein inter prediction is used as a cost function to find motion predictors. 16 - 11. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein an affine template is used as a cost function to find motion predictors. - 5 12. The method of any of Claims 1 or 2, or the apparatus of any of claims 3 or 4, wherein FRUC template matching mode is used. - 13. A non-transitory computer readable medium containing data content generated according to the method of any one of claims 1 and 5 to 12, or by the apparatus of any one of claims 3 and 5 to 12, for playback using a processor. - 14. A signal comprising video data generated according to the method of any one of claims 1 and 5 to 12, or by the apparatus of any one of claims 3 and 5 to 12, for playback using a processor. 15 10 15. A computer program product comprising instructions which, when the program is executed by a computer, cause the computer to carry out the method of any one of claims 2 and 5 to 12. Figure 1 PCT/US2019/015065 Figure 4 Figure 5 PCT/US2019/015065 Figure 7 Figure 8 Figure 10 Figure 11 Figure 12 1400 #### INTERNATIONAL SEARCH REPORT International application No PCT/US2019/015065 a. classification of subject matter INV. H04N19/52 H04N1 H04N19/577 H04N19/159 H04N19/105 H04N19/176 H04N19/136 ADD. According to International Patent Classification (IPC) or to both national classification and IPC **B. FIELDS SEARCHED** Minimum documentation searched (classification system followed by classification symbols) H04N Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) EPO-Internal, WPI Data, INSPEC C. DOCUMENTS CONSIDERED TO BE RELEVANT Citation of document, with indication, where appropriate, of the relevant passages Relevant to claim No. Category' "Algorithm description of 1 - 15γ CHEN J ET AL: Joint Exploration Test Model 7 (JEM7)", 7. JVET MEETING; 13-7-2017 - 21-7-2017; TORINO; (THE JOINT VIDEO EXPLORATION TEAM OF ISO/IEC JTC1/SC29/WG11 AND ITU-T SG.16 ); URL: HTTP://PHENIX.INT-EVRY.FR/JVET/,, no. JVET-G1001, 19 August 2017 (2017-08-19), XP030150980, Sections 2.3.5 - 2.3.7 US 2016/366416 A1 (LIU HONGBIN [US] ET AL) γ 1-15 15 December 2016 (2016-12-15) abstract paragraphs [0153] - [0154] 1-4, WO 2017/197146 A1 (VID SCALE INC [US]) Α 16 November 2017 (2017-11-16) 13-15 abstract Х Further documents are listed in the continuation of Box C. See patent family annex. Special categories of cited documents "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention "A" document defining the general state of the art which is not considered to be of particular relevance "E" earlier application or patent but published on or after the international "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive filing date "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other step when the document is taken alone "Y" document of particular relevance; the claimed invention cannot be special reason (as specified) considered to involve an inventive step when the document is combined with one or more other such documents, such combination "O" document referring to an oral disclosure, use, exhibition or other being obvious to a person skilled in the art "P" document published prior to the international filing date but later than the priority date claimed "&" document member of the same patent family Date of the actual completion of the international search Date of mailing of the international search report 20 March 2019 27/03/2019 Name and mailing address of the ISA/ Authorized officer European Patent Office, P.B. 5818 Patentlaan 2 NL - 2280 HV Rijswijk Tel. (+31-70) 340-2040, Fax: (+31-70) 340-3016 Kontopodis, D ### **INTERNATIONAL SEARCH REPORT** Information on patent family members International application No PCT/US2019/015065 | Patent document<br>cited in search report | | Publication<br>date | | Patent family<br>member(s) | | Publication date | |-------------------------------------------|----|---------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------| | US 2016366416 | A1 | 15-12-2016 | AU<br>CN<br>EP<br>JP<br>KR<br>TW<br>US<br>WO | 2016274482 //<br>107690810 //<br>3308543 //<br>2018522464 //<br>20180016390 //<br>201703531 //<br>2016366416 //<br>2016200779 // | A<br>A1<br>A<br>A<br>A1 | 30-11-2017<br>13-02-2018<br>18-04-2018<br>09-08-2018<br>14-02-2018<br>16-01-2017<br>15-12-2016<br>15-12-2016 | | WO 2017197146 | A1 | 16-11-2017 | CN<br>EP<br>KR<br>WO | 109496430 /<br>3456049 /<br>20190018624 /<br>2017197146 / | A1<br>A | 19-03-2019<br>20-03-2019<br>25-02-2019<br>16-11-2017 |