#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) # (19) World Intellectual Property Organization International Bureau 20 May 2021 (20.05.2021) (43) International Publication Date (10) International Publication Number WO 2021/094320 A1 (51) International Patent Classification: H01L 27/18 (2006.01) H01L 39/24 (2006.01) (21) International Application Number: PCT/EP2020/081660 (22) International Filing Date: (26) Publication Language: 10 November 2020 (10.11.2020) English (25) Filing Language: English (30) Priority Data: 16/681,295 12 November 2019 (12.11.2019) US 16/681,331 12 November 2019 (12.11.2019) US - (71) Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION [US/US]; New Orchard Road, Armonk, New York 10504 (US). - (71) Applicant (for MG only): IBM DEUTSCHLAND GMBH [DE/DE]; IBM-Allee 1, 71139 Ehningen (DE). - (72) Inventors: HAIGHT, Richard; c/o IBM Thomas J Watson Research Center, 1101 Kitchawan Road, Route 134, P.O. Box 218, Yorktown Heights, New York 10598 (US). **AFZALI-ARDAKANI, Ali**; c/o IBM Thomas J Watson Research Center, 1101 Kitchawan Road, Route 134, P.O. Box 218, Yorktown Heights, New York 10598 (US). **ADIGA, Vivekananda**; c/o IBM Thomas J Watson Research Center, 1101 Kitchawan Road, Route 134, P.O. Box 218, Yorktown Heights, New York 10598 (US). **SANDBERG, Martin**; c/o IBM Thomas J Watson Research Center, 1101 Kitchawan Road, Route 134, P.O. Box 218, Yorktown Heights, New York 10598 (US). **PAIK, Hanhee**; c/o IBM Thomas J Watson Research Center, 1101 Kitchawan Road, Route 134, P.O. Box 218, Yorktown Heights, New York 10598 (US). - (74) Agent: LAUX, Felix; c/o IBM Deutschland GmbH, Patentwesen und Urheberrecht, IBM-Allee 1, 71139 Ehningen (DE). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, (54) Title: ADHESION LAYER TO ENHANCE ENCAPSULATION OF SUPERCONDUCTING DEVICES FIG. 5 (57) **Abstract:** Techniques regarding encapsulating one or more superconducting devices of a quantum processor (100) are provided. For example, one or more embodiments described herein can regard a method that can comprise depositing an adhesion layer (402) onto a superconducting resonator (102) and a silicon substrate (104) that are comprised within a quantum processor. The superconducting resonator can be positioned on the silicon substrate. Also, the adhesion layer can comprise a chemical compound having a thiol functional group. HR, HU, ID, IL, IN, IR, IS, IT, JO, JP, KE, KG, KH, KN, KP, KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, WS, ZA, ZM, ZW. (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG). #### **Published:** — with international search report (Art. 21(3)) # ADHESION LAYER TO ENHANCE ENCAPSULATION OF SUPERCONDUCTING DEVICES #### BACKGROUND [0001] The subject disclosure relates to an adhesion layer comprising one or more thiol-based chemical compounds, and more specifically, to an adhesion layer that can enhance the metal fluoride encapsulation of one or more superconducting devises of a quantum processor. Quantum processors can comprise a plurality of superconducting qubits connected to one or more superconducting resonators deposited on highly resistive substrate. Through appropriate device architecture and design, the lifetime of the wavefunction within the qubit has improved to several hundred microseconds, but additional increases in the lifetime of the wavefunction have not been realized. The wavefunction itself oscillates at a radio frequency ("RF") of about 5 gigahertz ("GHz"). At this frequency, absorption of RF photons within the oxides that form both during device fabrication, and extended presence in the atmosphere, can significantly impact the lifetime of the qubits. For example, oxide layers that forms on the surface of the substrate and and/or the superconducting resonator lines absorb strongly in the RF regime. [0003] While the oxides can be removed via an etching treatment, regrowth of the oxides can occur rapidly in ambient atmosphere. Hence, a further encapsulation of the superconducting devices of the quantum processor can be implemented to inhibit development of the oxides and decrease RF absorption. Under the right conditions, deposition of a metal fluoride layer, a material that exhibits a loss tangent of about 1,000 times smaller than that of the oxide layers, can form a robust encapsulation of the superconducting devise and/or prevent further oxidation. However, the metal fluoride layer, at thin film coverage thicknesses, can form islands that leave part of the quantum processor exposed. ## SUMMARY [0004] The following presents a summary to provide a basic understanding of one or more embodiments of the invention. This summary is not intended to identify key or critical elements, or delineate any scope of the particular embodiments or any scope of the claims. Its sole purpose is to present concepts in a simplified form as a prelude to the more detailed description that is presented later. In one or more embodiments described herein, apparatuses and/or methods that can regard enhancing the metal fluoride encapsulation of one or more superconducting devices of a quantum processor are described. [0005] According to an embodiment, a method is provided. The method can comprise depositing an adhesion layer onto a superconducting resonator and a silicon substrate that are comprised within a quantum processor. The superconducting resonator can be positioned on the silicon substrate. Also, the adhesion layer comprises a chemical compound having a thiol functional group. An advantage of such a method can be to enhance the adhesive properties of the quantum processor surface with regards to a metal fluoride coating. In some examples, the method can further comprise removing a first oxide layer from the silicon substrate via an etching process. Also, the method can comprise removing a second oxide layer from the superconducting resonator via a process selected from the group consisting of an annealing process and the etching process. An advantage of such a method can be inhibiting the regrowth of oxides on the surface of the quantum processor deposition of the adhesion layer on the oxide-free superconducting devices. Oxide-free can refer herein to being substantially oxide-free. [0007] According to an embodiment, another method is provided. The method can comprise depositing a chemical compound having a thiol functional group onto a surface of a silicon substrate and a surface of a superconducting resonator. The surface of the silicon substrate and the surface of the superconducting resonator can be oxide-free. An advantage of such a method can be utilization of the thiol functional group to facilitate adhesion with one or more metal fluoride layers for encapsulation of the superconducting resonator. In some examples, the chemical compound is comprised within an adhesion layer that promotes adhesion between a metal fluoride coating and at least one surface selected from the group consisting of the surface of the silicon substrate and the surface of the superconducting resonator. An advantage of such a method can be the enablement of a uniform distribution of the metal fluoride coating over the silicon substrate and/or superconducting resonator. [0009] According to an embodiment, another method is provided. The method can comprise preparing a surface of a quantum processor for adhesion with a metal fluoride coating by depositing a chemical compound having a thiol functional group onto a silicon substrate and a superconducting resonator of the quantum processor. An advantage of such a method can be reduced absorption of RF by the quantum processor due to at least the inhibition of one or more oxide layers within the quantum processor. [0010] In some examples, preparing the surface can also comprise depositing the chemical compound onto a qubit of the quantum processor. Also, the method can further comprise removing a third oxide layer from the qubit via the etching process. An advantage of such a method can be facilitating the reduction in RF absorption through encapsulation of one or more qubits in combination with other superconducting devices, such as superconducting resonators. [0011] According to an embodiment, an apparatus is provided. The apparatus can comprise an adhesion layer positioned on a superconducting resonator that can be located on a surface of a silicon substrate. The superconducting resonator and the silicon substrate can be comprised within a quantum processor. Also, the adhesion layer can comprise a chemical compound having a thiol functional group. An advantage of such an apparatus can be the enablement of enhanced adhesion with one or more metal fluorides that can inhibit RF absorption by the quantum processor. [0012] In some examples, the apparatus can further comprise a metal fluoride layer that encapsulates the superconducting resonator. Also, the adhesion layer is between the metal fluoride layer and the superconducting resonator. An advantage of such an apparatus can be a uniform coating of the metal fluoride layer over the superconducting resonator such that RF absorption is reduced across the quantum processor. [0013] According to an embodiment, another apparatus is provided. The apparatus can comprise an adhesion layer positioned between a superconducting resonator and a metal fluoride layer. The superconducting resonator can be positioned on a silicon substrate within a quantum processor. An advantage of such an apparatus can be enhancing adhesion between the metal fluoride and a surface of the quantum processor without increasing a required thickness of the metal fluoride coating. In some examples, the chemical compound can be selected from the group consisting of 4-mercaptobenzoic acid, 4-aminothiophenol, and glycidopropanethiol. Also, the metal fluoride layer can comprise at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. An advantage of such an apparatus can be utilize one or more thiol functional groups of the adhesion layer to chemically interact with the metal fluoride layers to enhance adhesion with the quantum processor. ### BRIEF DESCRIPTION OF THE DRAWINGS - [0015] FIG. 1 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor during a first stage of manufacturing in accordance with one or more embodiments described herein. - [0016] FIG. 2 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor during a second stage of manufacturing in accordance with one or more embodiments described herein. - [0017] FIG. 3 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor during a third stage of manufacturing in accordance with one or more embodiments described herein. - [0018] FIG. 4 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor during a fourth stage of manufacturing in accordance with one or more embodiments described herein. - [0019] FIG. 5 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor comprising an adhesion layer that can enhance adhesion between a metal fluoride coating and a surface of the quantum processor in accordance with one or more embodiments described herein. - [0020] FIG. 6 illustrates a diagram of an example, non-limiting metal fluoride encapsulated quantum processor comprising an adhesion layer that can enhance adhesion between a metal fluoride coating and a surface of the quantum processor in accordance with one or more embodiments described herein. - [0021] FIG. 7 illustrates a diagram of an example, non-limiting graph that can depict enhanced adhesion properties between a surface of a quantum processor and a metal fluoride coating that can be facilitated by one or more thiol-based adhesion layers in accordance with one or more embodiments described herein. - [0022] FIG. 8A illustrates a diagram of an example, non-limiting graph that can depict the integrated niobium core level intensity of superconducting resonators plotted as a function of treatment for five different encapsulation conditions in accordance with one or more embodiments described herein - [0023] FIG. 8B illustrates a diagram of an example, non-limiting graph that can depict the niobium core levels of superconducting resonators characterized by native oxide states and/or metal fluoride encapsulations in accordance with one or more embodiments described herein. FIG [0024] FIG. 9A illustrates a diagram of an example, non-limiting graph that can depict the integrated silicon core level intensity of substrates plotted as a function of treatment for five different encapsulation conditions in accordance with one or more embodiments described herein [0025] FIG. 9B illustrates a diagram of an example, non-limiting graph that can depict the silicon core levels of substrates characterized by native oxide states and/or metal fluoride encapsulations in accordance with one or more embodiments described herein. [0026] FIG. 10 illustrates a flow diagram of an example, non-limiting method that can facilitate manufacturing one or more metal fluoride encapsulated quantum processors in accordance with one or more embodiments described herein. [0027] FIG. 11 illustrates a flow diagram of an example, non-limiting method that can facilitate manufacturing one or more metal fluoride encapsulated quantum processors in accordance with one or more embodiments described herein. [0028] FIG. 12 illustrates a flow diagram of an example, non-limiting method that can facilitate manufacturing one or more metal fluoride encapsulated quantum processors in accordance with one or more embodiments described herein. [0029] FIG. 13 illustrates a flow diagram of an example, non-limiting method that can facilitate manufacturing one or more metal fluoride encapsulated quantum processors in accordance with one or more embodiments described herein. ## DETAILED DESCRIPTION [0030] The following detailed description is merely illustrative and is not intended to limit embodiments and/or application or uses of embodiments. Furthermore, there is no intention to be bound by any expressed or implied information presented in the preceding Background or Summary sections, or in the Detailed Description section. [0031] One or more embodiments are now described with reference to the drawings, wherein like referenced numerals are used to refer to like elements throughout. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a more thorough understanding of the one or more embodiments. It is evident, however, in various cases, that the one or more embodiments can be practiced without these specific details. [0032] Given the problems with other implementations of metal fluoride encapsulation of superconducting devices; the present disclosure can be implemented to produce a solution to one or more of these problems by incorporating an adhesion layer to enhance adhesion between a metal fluoride coating and one or more superconducting devices. Advantageously, one or more embodiments described herein can enhance the adhesion of one or more metal fluoride layers to a quantum processor. For example, one or more adhesion layers comprising a thiol-based chemical compound can be deposited over one or more oxide-free surfaces of a substrate, superconducting resonator, and/or qubit to facilitate subsequent adhesion to one or more metal fluoride layers that can coat the substrate, superconducting resonator, and/or qubit to encapsulate the quantum processor. [0033] As described herein, the terms "deposition process" and/or "deposition processes" can refer to any process that grows, coats, deposits, and/or otherwise transfers one or more first materials onto one or more second materials. Example deposition processes can include, but are not limited to: physical vapor deposition ("PVD"), chemical vaper deposition ("CVD"), electrochemical deposition ("ECD"), atomic layer deposition ("ALD"), low-pressure chemical vapor deposition ("LPCVD"), plasma enhanced chemical vapor deposition ("PECVD"), high density plasma chemical vapor deposition ("HDPCVD"), sub-atmospheric chemical vapor deposition ("SACVD"), rapid thermal chemical vapor deposition ("RTCVD"), in-situ radical assisted deposition, high temperature oxide deposition ("HTO"), low temperature oxide deposition ("LTO"), limited reaction processing CVD ("LRPCVD"), ultrahigh vacuum chemical vapor deposition ("UHVCVD"), metalorganic chemical vapor deposition ("MOCVD"), physical vapor deposition ("PVD"), chemical oxidation, sputtering, plating, evaporation, spin-on-coating, ion beam deposition, electron beam deposition, laser assisted deposition, chemical solution deposition, a combination thereof, and/or the like. [0034] As described herein, the terms "etching process", "etching process", "removal process", and/or "removal processes" can refer to any process that removes one or more first materials from one or more second materials. Example etching and/or removal processes can include, but are not limited to: wet etching, dry etching (e.g., reactive ion etching ("RIE")), chemical-mechanical planarization ("CMP"), a combination thereof, and/or the like. [0035] As described herein the term "superconducting" can characterize a material that exhibits superconducting properties at or below a superconducting critical temperature, such as aluminum (e.g., superconducting critical temperature of 1.2 Kelvin) or niobium (e.g., superconducting critical temperature of 9.3 Kelvin). Additionally, one of ordinary skill in the art will recognize that other superconductor materials can be used in the various embodiments described herein. [0036] FIG. 1 illustrates a diagram of an example, non-limiting quantum processor 100 during a first stage of manufacturing in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 1, during the first stage of manufacturing, one or more superconducting resonators 102 can be deposited onto a silicon substrate 104 via one or more deposition processes. Additionally, in various embodiments, one or more qubits can be deposited onto the silicon substrate 104. The one or more superconducting resonators 102 can extend across the silicon substrate 104 connecting one or more qubits. For example, the one or more superconducting resonators 102 can function as transmission lines for the quantum processor 100. Example materials that can comprise the one or more superconducting materials can include, but are not limited to: niobium (Nb), aluminum (Al), alloys thereof, a combination thereof, and/or the like. The one or more superconducting resonators 102 can have an exemplary thickness (e.g., along the "Y" direction shown in FIG. 1) that is greater than or equal to 0.5 nanometer (nm) and less than or equal to 1 micron. In various embodiments, the one or more superconducting resonators 102, and/or one or more qubits, can be positioned on highly resistive silicon of the silicon substrate 104. In some embodiments, the silicon substrate 104 can be a silicon-on-insulator ("SOI") or a silicon-on-sapphire ("SOS") wafer, wherein the one or more superconducting resonators 102, and/or one or more qubits, can be positioned on a silicon layer of the SOI wafer. As shown in FIG. 1, one or more native oxide layers can be formed on one or more surfaces of the silicon substrate 104 and/or superconducting resonators 102. The one or more oxide layers can form from an interaction between the quantum processor 100 and the ambient environment. For example, one or more first oxide layers 106 can form on a device surface (e.g., the surface upon which the one or more superconducting resonators 102 and/or qubits can be located) of the silicon substrate 104. For instance, the one or more first oxide layers 106 can comprise silicon dioxide formed from an interaction between the silicon of the silicon substrate 104 and oxygen in the ambient environment. The one or more first oxide layers 106 can have an exemplary thickness (e.g., along the "Y" direction shown in FIG. 1) that is greater than or equal to 0.5 nm and less than or equal to 10 nm. Further, one or more second oxide layers 108 can form on one or more sides of the one or more superconducting resonators 102. For instance, wherein the one or more superconducting resonators 102 comprise niobium, the one or more second oxide layers 108 can comprise: niobium monoxide, niobium dioxide, niobium pentoxide, a combination thereof, and/or the like. The one or more second oxide layers 108 can have an exemplary thickness (e.g., along the "Y" direction shown in FIG. 1) that is greater than or equal to 0.5 nm and less than or equal to 10 nm (e.g., a thickness of 5 nm). [0039] FIG. 2 illustrates a diagram of an example, non-limiting quantum processor 100 during a second stage of manufacturing in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 2, during the second stage of manufacturing, the one or more first oxide layers 106 can be removed from the silicon substrate 104 via one or more etching processes. For example, one or more silicon dioxide layers can be removed from the device surface of the silicon substrate 104 to define one or more oxide-free surfaces 202 of the quantum processor 100. In one or more embodiments, the one or more first oxide layers 106 can be removed from the silicon substrate 104 using a hydrofluoric acid ("HF") or trifluoroacetic acid ("TFA") solution in one or more etching processes. For example, the quantum processor 100 can be dipped into an etching solution comprising 10% HF for a period of time that is, for instance, greater than or equal to 10 seconds and less than or equal to 1 minute. The one or more etching processes (e.g., utilizing a dilute HF or TFA solution) can remove the one or more first oxide layers 106 (e.g., silicon dioxide layers), wherein hydrogen can further terminate on the surface of the silicon substrate 104 and inhibit regrowth of the one or more first oxide layers 106 for a period of time (e.g., for several minutes). Thereby, the one or more etching processes can render an oxide-free surface 202 of the silicon substrate 104. In some embodiments, the one or more first oxide layers 106 can be removed from the silicon substrate 104 via one or more annealing processes. For instance, the quantum processor 100, including the silicon substrate 104, can be heated to a temperature greater than or equal to 250 degrees Celsius (°C) and less than or equal to 480 °C. The annealing process can remove the one or more first oxide layers 106 (e.g., comprising silicon oxide) without damaging the one or more superconducting resonators 102 and/or qubits of the quantum processor 100. Additionally, the annealing process can remove water deposited onto the quantum processor 100 from the ambient environment. FIG. 3 illustrates a diagram of an example, non-limiting quantum processor 100 during a third stage of manufacturing in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 3, during the third stage of manufacturing, the one or more second oxide layers 108 can be removed from the one or more superconducting resonators 102 via one or more etching processes and/or annealing processes. For example, one or more niobium oxide layers can be removed from one or more surfaces of the one or more superconducting resonators 102 to further define one or more oxide-free surfaces 202 of the quantum processor 100. In one or more embodiments, the one or more second oxide layers 108 can be removed during the same etching process that removes the one or more first oxide layers 106. For example, the one or more second oxide layers 108 can be removed during etching by the diluted HF etching solution that can remove the one or more first oxide layers 106. Further, the etching process can be performed within a nitrogen glove box having an oxygen partial pressure of about 1 part per million so as to inhibit regrowth of the one or more second oxide layers 108 on the one or more superconducting resonators 102. In various embodiments, the etching process can further remove one or more oxide layers (e.g., niobium oxides) from one or more qubits of the quantum processor 100 (e.g., which can be coupled to the one or more superconducting resonators 102 and/or positioned on the silicon substrate 104). In one or more embodiments, the one or more second oxide layers 108 can be removed via an annealing process (e.g., performed after the etching process that can remove the one or more first oxide layers 106). For example, following the etching process that removes the one or more first oxide layers 106, the quantum processor 100 can be inserted into a vacuum system where regrowth of the one or more first oxide layers 106 can be prevented. Further, the quantum processor 100 can be annealed within the vacuum system for a period of time (e.g., a period of time less than or equal to 1 minute). For instance, the quantum processor 100, including the one or more superconducting resonators 102, can be heated to a temperature greater than or equal to 250 degrees Celsius (°C) and less than or equal to 480 °C. The annealing process can remove the one or more second oxide layers 108 (e.g., comprising niobium pentoxide) without damaging the one or more superconducting resonators 102 and/or qubits of the quantum processor 100. Additionally, the annealing process can remove water deposited onto the quantum processor 100 from the ambient environment. In various embodiments, the quantum processor 100 can be subject to one or more etching processes and annealing processes in accordance with the embodiments described herein. For example, the one or more first oxide layers 106 can be removed via one or more etching and/or annealing processes, which can also remove the one or more second oxide layers 108. In another example, the one or more first oxide layers 106 can be removed via one or more etching and/or annealing processes, wherein the one or more second oxide layers 108 can be removed via one or more other etching and/or annealing processes. As a result of the one or more etching processes and/or annealing processes, a device surface of the quantum processor 100 (e.g., comprising the silicon substrate 104, the one or more superconducting resonators 102, and/or the one or more qubits) can be rendered an oxide-free surface 202 (e.g., as shown in FIG. 3). The one or more native oxide layers (e.g., first oxide layers 106 and/or second oxide layers 108) can strongly absorb RF energy at 5 GHz, which can be the resonate frequency of the quantum processor 100. Once the oxide layers are removed, RF is no longer absorbed by the oxides and the quality factor ("Q") of the one or more superconducting resonators 102 can be increase; thereby increasing the relaxation times ("T1" and/or "T2") of the quantum processor's 100 qubit wavefunction. FIG. 4 illustrates a diagram of an example, non-limiting quantum processor 100 during a fourth stage of manufacturing in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 4, during the fourth stage of manufacturing, one or more adhesion layers 402 can be deposited onto the one or more oxide-free surfaces 202 of the quantum processor 100. For example, the one or more adhesion layers 402 can be deposited onto the silicon substrate 104, the one or more superconducting resonators 102, and/or the one or more qubits. For instance, the one or more adhesion layers 402 can be deposited onto surfaces of the quantum processor 100 where oxide layers (e.g., one or more first oxide layers 106 and/or second oxide layers 108) were removed via one or more etching and/or annealing processes. In one or more embodiments, the one or more adhesion layers 402 can encapsulate the one or more superconducting resonators 102 and/or qubits on the silicon substrate 104. [0049] In various embodiments, the one or more adhesion layers 402 can comprise one or more organic chemical compounds having one or more thiol functional groups. Example thiol-based chemical compounds that can be comprised within the one or more adhesion layers 402 can include, but are not limited to: 4-mercaptobenzoic acid ("MBA"), 4-aminothiophenol, glycidopropanethiol, a combination thereof, and/or the like. The one or more thiol-based chemical compounds of the one or more adhesion layers 402 can comprise a thiol end group that can adhere to the oxide-free surfaces 202 of the quantum processor 100. Further, in one or more embodiments, the deposition at the fourth stage of manufacturing can deposit a monolayer of the organic thiol-based chemical compound. The one or more adhesion layers 402 can prevent re-oxidation of the components of the quantum processor 100 (e.g., the silicon substrate 104, superconducting resonators 102, and/or qubits) and/or enhance the adhesion of one or more subsequent layers to be deposited onto the quantum processor 100. [0050] FIG. 5 illustrates a diagram of an example, non-limiting quantum processor 100 during a fifth stage of manufacturing in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 5, during the fifth stage of manufacturing, one or more metal fluoride layers 502 can be deposited onto the one or more adhesion layers 402 via one or more deposition processes. For example, the one or more metal fluoride layers 502 can be deposited [0051] onto the one or more adhesion layers 402 via thermal evaporation. For instance, the one or more metal fluoride layers 502 can evaporate congruently (e.g., evaporating or subliming as a molecule). In various embodiments, the one or more metal fluoride layers 502 can be deposited, via one or more deposition processes (e.g., thermal evaporation), onto the one or more adhesion layers 402 within a vacuum system (e.g., wherein the vacuum system can prevent regrowth of one or more oxide layers). Example materials that can comprise the one or more metal fluoride layers 502 can include, but are not limited to: calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, copper fluoride, a combination thereof, and/or the like. Additionally, the one or more metal fluoride layers 502 can have an exemplary thickness (e.g., along the "Y" direction shown in FIG. 5) that is greater than or equal to 1 nanometer (nm) and less than or equal to 30 nm. In various embodiments, the one or more metal fluoride layers 502 can: encapsulate the one or more superconducting resonators 102, encapsulate one or more qubits of the quantum processor 100, coat the oxide-free surface 202 of the silicon substrate 104, inhibit regrowth of one or more oxide layers (e.g., the one or more first oxide layers 106 and/or second oxide layers 108), reduce absorption of RF by the quantum processor 100 (e.g., via the one or more encapsulations and/or coatings), and/or a combination thereof. [0052] In one or more embodiments, the one or more adhesion layers 402 can facilitate achieving a continuous, or near continuous, coating of the one or more metal fluoride layers 502. For example, x-ray photoelectron spectroscopy of the quantum processor 100, wherein the one or more metal fluoride layers 502 comprise calcium fluoride, can show near complete suppression of the silicon 2p core level following 10 nm of calcium fluoride, which can indicate substantial coverage of the one or more superconducting resonators 102. Additionally, the x-ray photoelectron spectroscopy can depict that the niobium 3d core level dramatically reduced upon the utilization of the one or more adhesion layers (e.g., "MBA"), which can indicate substantially improved surface coverage of the metal fluoride layers 502 (e.g., as compared to manufacturing methods where the adhesion layers 402 are absent). Thus, the one or more adhesion layers 402 can enhance an adhesion of the one or more metal fluoride layers 502 to the oxide-free surfaces 202 of the silicon substrate 104, one or more superconducting resonators 102, and/or qubits. Also, the one or more adhesion layers 402 can enable a uniform, or substantially uniform, growth of the of one or more metal fluoride layers 502 on the quantum processor 100. In various embodiments, the one or more metal fluoride layers 502 can be characterized by an absorption value of 5 GHz RF that is up to about 1,000 times weaker than that of the one or more oxide layers (e.g., first oxide layers 106 and/or second oxide layers 108) native to the quantum processor 100 (e.g., formed via interaction with the ambient environment). Additionally, in some embodiments the one or more metal fluoride layers 502 (e.g., such as calcium fluoride) can be water insoluble, impermeable to atmospheric gases, and/or can resist oxidation in an ambient environment surrounding the quantum processor 100. Thereby, removal of the native oxides (e.g., one or more first oxide layers 106 and/or second oxide layers 108) and encapsulation of the one or more superconducting resonators 102 (e.g., with the one or more adhesion layers 402 and/or metal fluoride layers 502) can increase the quality factor of the one or more superconducting resonators 102 and/or thereby improve operation of the one or more qubits. [0054] FIG. 6 illustrates a diagram of an example, non-limiting quantum processor 100 during the fifth stage of manufacturing and comprising one or more superconducting qubits 602 in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 6, the quantum processor 100 can comprise one or more superconducting qubits 602, which can comprise one or more Josephson junctions positioned on the silicon substrate 104 and/or operably coupled to the one or more superconducting resonators 102. In various embodiments, one or more oxides can be removed from the one or more superconducting qubits 602 (e.g., via the second and/or third stages of manufacturing described herein), the one or more adhesion layers 402 can be further deposited onto the one or more superconducting qubits 602 (e.g., via the fourth stage of manufacturing described herein), and/or the one or more metal fluoride layers 502 can be further deposited over the one or more superconducting qubits 602 (e.g., via the fifth stage of manufacturing described herein, as shown in FIG. 6). Thereby, the one or more adhesion layers 402 and/or metal fluoride layers 502 can further encapsulate the one or more superconducting qubits 602 on the silicon substrate 104. FIG. 7 illustrates a diagram of an example, non-limiting graph 700 that can [0056] depict the efficacy of implementing one or more adhesion layers 402 to enhance adhesion of the one or more metal fluoride layers 502 to the oxide-free surfaces 202 of the quantum processor 100 in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. As shown in FIG. 7, a first line 702 can characterize a metal-fluoride encapsulated quantum processor comprising a 5 nm thick layer of calcium fluoride. Also shown in FIG. 7, a second line 704 can characterize an embodiment of the quantum processor 100 having a 10 nm thick encapsulation comprising calcium fluoride and MBA. Graph 700 can show a comparison of calcium fluoride (e.g., 5 nm thick) [0057] deposited directly onto the silicon substrate 104 and calcium fluoride (e.g., 10 nm thick) deposited on a monolayer of MBA. The silicon 2p core level can be evident in the first line 702, thereby indicating incomplete coverage of the calcium fluoride coating. In contrast, the second line 704 demonstrates that the incorporation of the MBA monolayer can reduce the silicon 2p core level by more than 150 times. Given the 2 nm mean-freepath of the photoelectrons from the Si 2p core level, a small residual peak can be expected for a uniform layer of the calcium fluoride. The experimental evidence depicted in graph 700 can indicate that the MBA monolayer can enable the calcium fluoride to grow (e.g., uniformly) on the silicon substrate 104. [0058] FIGs. 8A and/or 8B illustrate diagrams of example, non-limiting graphs 800 and/or 802 that can further depict the efficacy of implementing one or more adhesion layers 402 to enhance adhesion of the one or more metal fluoride layers 502 to the oxidefree surfaces of the quantum processor 100 in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. FIG. 8A depicts the integrated niobium core level intensity of the one or more superconducting resonators 102 plotted as a function of treatment for five different conditions showing a continual improvement in metal fluoride (e.g., calcium fluoride) coverage following oxide removal and adhesion layer 402 (e.g., MBA) deposition. FIG. 8B shows niobium 3d core levels from the niobium of one or more superconducting resonators 102 with its native oxide (e.g., represented by third line 804) and subsequent cases in which the oxide has been thermally removed and the superconducting resonator 102 has been covered with 5 nm of calcium fluoride (e.g., represented by fourth line 806), 10 nm of calcium fluoride (e.g., represented by fifth line 808), 5 nm of calcium fluoride with MBA (e.g., represented by sixth line 810), and/or 10 nm of calcium fluoride with MBA (e.g., represented by seventh line 812). FIGs. 9A and/or 9B illustrate diagrams of example, non-limiting graphs 900 [0059] and/or 902 that can further depict the efficacy of implementing one or more adhesion layers 402 to enhance adhesion of the one or more metal fluoride layers 502 to the oxidefree surfaces of the quantum processor 100 in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. FIG. 9A depicts the integrated silicon core level intensity of the silicon substrate 104 plotted as a function of treatment for four different conditions showing a continual improvement in metal fluoride (e.g., calcium fluoride) coverage following oxide removal and adhesion layer 402 (e.g., MBA) deposition. FIG. 9B shows silicon 2p core levels from the silicon substrate 104 with its native oxide (e.g., represented by eighth line 904) and subsequent cases in which the oxide has been thermally removed and the silicon substrate has been covered with 5 nm of calcium fluoride (e.g., represented by ninth line 906), 5 nm of calcium fluoride with MBA (e.g., represented by tenth line 908), and/or 10 nm of calcium fluoride with MBA (e.g., [0060] FIG. 10 illustrates a flow diagram of an example, non-limiting method 1000 that can facilitate manufacturing one or more quantum processors 100 that can comprise one or more adhesion layers 402 that can facilitate one or more superconducting device represented by eleventh line 910). encapsulations with metal fluoride in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. [0061] At 1002, the method 1000 can comprise depositing one or more superconducting resonators 102 onto a silicon substrate 104. As described herein, the one or more superconducting resonators 102 and/or the silicon substrate 104 can be comprised within a quantum processor 100. Further, one or more superconducting qubits 602 (e.g., comprising one or more Josephson junctions) can be positioned on the silicon substrate 104 and/or coupled to the one or more superconducting resonators 102. In various embodiments, the one or more superconducting resonators 102 can traverse a device surface of the silicon substrate 104 connecting one or more of the superconducting qubits 602. At 1004, the method 1000 can comprise depositing one or more adhesion layers 402 onto the one or more superconducting resonators 102 and/or the silicon substrate 104, which can be comprised within the quantum processor 100, wherein the one or more superconducting resonators 102 can be positioned on the silicon substrate 104, and wherein the one or more adhesion layers 402 can comprise a chemical compound having a thiol functional group. In accordance with various embodiments described herein, the surface of the quantum processor 100 upon which the one or more adhesion layers 402 are deposited can be oxide-free (e.g., oxide-free surface 202). Further, the one or more chemical compounds of the one or more adhesion layers 402 can comprise one or more thiol end groups that can adhere to the oxide-free surface 202 of the quantum processor 100. Example chemical compounds that can be comprised within the one or more adhesion layers 402 can include, but are not limited to: MBA, 4-aminothiophenol, glycidopropanethiol, a combination thereof, and/or the like. In various embodiments, the one or more adhesion layers 402 can enhance an adhesion between one or more components of the quantum processor 100 (e.g., the silicon substrate 104, the one or more superconducting resonators 102, and/or the one or more superconducting qubits 602) and a metal fluoride coating. For instance, the metal fluoride coating can prevent the regrowth of one or more oxides on the quantum processor 100, and/or the one or more adhesion layers 402 can enable uniform, or near uniform, distribution of the metal fluoride coating across the quantum processor 100, as described herein. [0064] FIG. 11 illustrates a flow diagram of an example, non-limiting method 1100 that can facilitate manufacturing one or more quantum processors 100 that can comprise one or more adhesion layers 402 that can facilitate one or more superconducting device encapsulations with metal fluoride in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. [0065] At 1102, the method 1100 can comprise depositing one or more superconducting resonators 102 onto a silicon substrate 104. As described herein, the one or more superconducting resonators 102 and/or the silicon substrate 104 can be comprised within a quantum processor 100. Further, one or more superconducting qubits 602 (e.g., comprising one or more Josephson junctions) can be positioned on the silicon substrate 104 and/or coupled to the one or more superconducting resonators 102. In various embodiments, the one or more superconducting resonators 102 can traverse a device surface of the silicon substrate 104 connecting one or more of the superconducting qubits 602. For example, the depositing at 1102 can be performed in accordance with the first stage of manufacturing described herein. [0066] At 1104, the method 1100 can comprise removing one or more first oxide layers 106 from the silicon substrate 104 via one or more etching processes. For example, removing the one or more first oxide layers 106 at 1104 can be performed in accordance with the second stage of manufacturing described herein. For instance, the one or more first oxide layers 106 can comprise silicon oxide and/or can be removed using a solution of dilute HF and/or TFA. In some embodiments, the one or more first oxide layers 106 can be removed via an annealing processes that heats the quantum processor 100 to a temperature that is greater than or equal to 250 °C and less than or equal to 480 °C. Removal of the one or more first oxide layers 106 can define one or more oxide-free surfaces 202 on the quantum processor 100. [0067] At 1106, the method 1100 can comprise removing one or more second oxide layers 108 from the one or more superconducting resonators 102 via a process selected from the group consisting of an annealing process and/or the etching process. For example, removing the one or more second oxide layers 108 at 1106 can be performed in accordance with the third stage of manufacturing described herein. For instance, the one or more second oxide layers 108 can comprise one or more niobium oxides and can be removed via an annealing process that can heat the quantum processor 100 to a temperature that is greater than or equal to 250 °C and less than or equal to 480 °C. In one or more embodiments of the method 1100, removing the oxide layers at 1104 and 1106 can both be performed via a single etching process and/or annealing process. Removal of the one or more second oxide layers 108 can further define one or more oxide-free surfaces 202 on the quantum processor 100. Additionally, in various embodiments oxide layers can be removed (e.g., via the one or more etching processes and/or annealing processes) from one or more superconducting qubits 602 positioned on the silicon substrate 104. At 1108, the method 1100 can comprise depositing one or more adhesion layers 402 onto the one or more superconducting resonators 102 and/or the silicon substrate 104, which can be comprised within the quantum processor 100, wherein the one or more superconducting resonators 102 can be positioned on the silicon substrate 104, and wherein the one or more adhesion layers 402 can comprise a chemical compound having a thiol functional group. For example, the depositing at 1108 can be performed in accordance with the fourth stage of manufacturing described herein. For instance, the surface of the quantum processor 100 can be oxide-free (e.g., oxide-free surface 202). Further, the one or more chemical compounds of the one or more adhesion layers 402 can comprise one or more thiol end groups that can adhere to the oxide-free surface 202 of the quantum processor 100. Example chemical compounds that can be comprised within the one or more adhesion layers 402 can include, but are not limited to: MBA, 4-aminothiophenol, glycidopropanethiol, a combination thereof, and/or the like. [0069] At 1110, the method 1100 can comprise depositing one or more metal fluoride layers 502 onto the one or more adhesion layers 402 to encapsulate the one or more superconducting resonators 102, wherein the one or more metal fluoride layers 502 can comprise at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and/or copper fluoride. For example, the depositing at 1110 can be performed in accordance with the fifth stage of manufacturing described herein. For instance, one or more metal fluoride layers 502 can cover the one or more oxide-free surfaces 202 of the quantum processor 100; thereby inhibiting the regrowth of one or more oxide layers and reducing RF absorption by the quantum processor 100. [0070] FIG. 12 illustrates a flow diagram of an example, non-limiting method 1200 that can facilitate manufacturing one or more quantum processors 100 that can comprise one or more adhesion layers 402 that can facilitate one or more superconducting device encapsulations with metal fluoride in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. [0071] At 1202, the method 1200 can comprise depositing one or more superconducting resonators 102 onto a silicon substrate 104. As described herein, the one or more superconducting resonators 102 and/or the silicon substrate 104 can be comprised within a quantum processor 100. Further, one or more superconducting qubits 602 (e.g., comprising one or more Josephson junctions) can be positioned on the silicon substrate 104 and/or coupled to the one or more superconducting resonators 102. In various embodiments, the one or more superconducting resonators 102 can traverse a device surface of the silicon substrate 104 connecting one or more of the superconducting qubits 602. For example, the depositing at 1202 can be performed in accordance with the first stage of manufacturing described herein. At 1204, the method 1200 can comprise depositing one or more chemical [0072] compounds having a thiol functional group onto one or more surfaces of the silicon substrate 104 and one or more surfaces of the one or more superconducting resonators 102, wherein the one or more surfaces of the silicon substrate 104 and/or of the one or more superconducting resonators 102 can be oxide-free. For example, the depositing at 1204 can be performed in accordance with the second, third, and/or fourth stages of manufacturing described herein. For instance, one or more oxide layers (e.g., first oxide layers 106 and/or second oxide layers 108) can be removed from the silicon substrate 104 and/or one or more superconducting resonators 102 to define one or more oxide-free surfaces 202. In various embodiments, removal of the oxide layers can be performed via one or more etching processes and/or annealing processes, as described herein. Further, the one or more adhesion layers 402 can be deposited onto the one or more oxide-free surfaces 202 via one or more deposition processes, wherein a thiol end group of the one or more chemical compounds can adhere to the one or more oxide-free surfaces 202 and/or promote further adhesion with one or more metal fluoride layers subsequently deposited onto the quantum processor 100. [0073] In one or more embodiments, the one or more adhesion layers 402 can enhance an adhesion between one or more components of the quantum processor 100 (e.g., the silicon substrate 104, the one or more superconducting resonators 102, and/or the one or more superconducting qubits 602) and a metal fluoride coating. For instance, the metal fluoride coating can prevent the regrowth of one or more oxides on the quantum processor 100, and/or the one or more adhesion layers 402 can enable uniform, or near uniform, distribution of the metal fluoride coating across the quantum processor 100, as described herein. FIG. 13 illustrates a flow diagram of an example, non-limiting method 1300 that can facilitate manufacturing one or more quantum processors 100 that can comprise one or more adhesion layers 402 that can facilitate one or more superconducting device encapsulations with metal fluoride in accordance with one or more embodiments described herein. Repetitive description of like elements employed in other embodiments described herein is omitted for sake of brevity. [0075] At 1302, the method 1300 can comprise depositing one or more superconducting resonators 102 onto a silicon substrate 104. As described herein, the one or more superconducting resonators 102 and/or the silicon substrate 104 can be comprised within a quantum processor 100. Further, one or more superconducting qubits 602 (e.g., comprising one or more Josephson junctions) can be positioned on the silicon substrate 104 and/or coupled to the one or more superconducting resonators 102. In various embodiments, the one or more superconducting resonators 102 can traverse a device surface of the silicon substrate 104 connecting one or more of the superconducting qubits 602. For example, the depositing at 1302 can be performed in accordance with the first stage of manufacturing described herein. At 1304, the method 1300 can comprise preparing a surface of a quantum [0076] processor 100 for adhesion with a metal fluoride coating by depositing a chemical compound having a thiol function group onto a silicon substrate 104 and/or a superconducting resonator 102 of the quantum processor 100. For example, the preparing at 1304 can be performed in accordance with the second, third, and/or fourth stages of manufacturing described herein. For instance, in various embodiments the chemical compound can be comprised within one or more adhesion layers 402 deposited onto oxidefree surfaces 202 of the quantum processor 100 (e.g., coating one or more portions of the silicon substrate 104, superconducting resonators 102, and/or superconducting qubits 602 of the quantum processor 100). Further, the metal fluoride coating can be deposited onto the one or more adhesion layers 402 to protect and/or encapsulate one or more superconducting resonators 102 and/or superconducting qubits 602 on the silicon substrate 104. In various embodiments, the one or more chemical compounds of the one or more adhesion layers 402 can enhance adhesion and/or coverage of the metal fluoride coating on the quantum processor 100. [0077] In another embodiment, a method is disclosed. The method comprises depositing a metal fluoride layer onto a superconducting resonator and a silicon substrate that are comprised within a quantum processor, wherein the superconducting resonator is positioned on the silicon substrate, and wherein the metal fluoride layer coats the superconducting resonator. [0078] In some such embodiments, the metal fluoride layer can comprise at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. [0079] In some such embodiments, the method can further comprise removing oxide layers from the silicon substrate and the superconducting resonator prior to the depositing of the metal fluoride layer. In some such embodiments the quantum processor can further comprise a qubit positioned on the silicon substrate and coupled to the superconducting resonator. Removing the oxide layers can then further comprise removing the oxide layers from the qubit prior to the depositing the metal fluoride layer. In some such embodiments, the method can further comprise removing an [0800] oxide layer from the silicon substrate via an etching process that further inhibits regrowth of the oxide layer for a period of time. The etching process can comprise dipping the quantum processor into an etchant solution comprising at least one member selected from the group consisting of hydrofluoric acid and trifluoroacetic acid. The method can further comprise removing a second oxide layer from the superconducting resonator via at least one process selected from a group consisting of an annealing process and the etching process. The annealing process can be performed at a temperature that is greater than or equal to 250 degrees Celsius and less than or equal to 480 degrees Celsius. In some such embodiments, the superconducting resonator can comprise niobium, and the second oxide layer can comprise at least one oxide member selected from the group consisting of niobium monoxide, niobium dioxide, and niobium pentoxide. In some such embodiments, the metal fluoride layer can be characterized by a radio frequency absorption value that is less than a radio frequency absorption value of the oxide layer and a radio frequency absorption value of the second oxide layer. [0081] In another embodiment, a method is disclosed. The method comprises removing an oxide layer from a surface of a quantum processor; and coating a superconducting resonator positioned on a silicon substrate with a metal fluoride layer to enhance a quality factor of the superconducting resonator, wherein the superconducting resonator and the silicon substrate form the surface of the quantum processor. [0082] In some such embodiments, the metal fluoride layer can comprise at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. [0083] In some such embodiments, the method can further comprise removing the oxide layer from the silicon substrate via an etching process that further inhibits regrowth of the oxide layer for a period of time. In some such embodiments the method can further comprise inserting the quantum processor into a vacuum environment within the period of time to prevent the regrowth of the oxide layer. In some such embodiments, the method can further comprise removing a second oxide layer from the superconducting resonator via at least one process selected from a group consisting of an annealing process and an etching process. In another embodiment, a quantum processor is disclosed. The quantum processor comprises a metal fluoride layer coating a superconducting resonator and a surface of a silicon substrate, wherein the superconducting resonator is positioned on the surface of the silicon substrate. The metal fluoride layer can further coat a qubit positioned on the surface of the silicon substrate and coupled to the superconducting resonator. The metal fluoride layer can comprise at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. [0085] In some embodiments, the superconducting resonator and the surface of the silicon substrate can be oxide free. [0086] In some embodiments, the metal fluoride layer can have a thickness greater than or equal to 1 nanometer and less than or equal to 30 nanometers. In addition, the term "or" is intended to mean an inclusive "or" rather than an exclusive "or." That is, unless specified otherwise, or clear from context, "X employs A or B" is intended to mean any of the natural inclusive permutations. That is, if X employs A; X employs B; or X employs both A and B, then "X employs A or B" is satisfied under any of the foregoing instances. Moreover, articles "a" and "an" as used in the subject specification and annexed drawings should generally be construed to mean "one or more" unless specified otherwise or clear from context to be directed to a singular form. As used herein, the terms "example" and/or "exemplary" are utilized to mean serving as an example, instance, or illustration. For the avoidance of doubt, the subject matter disclosed herein is not limited by such examples. In addition, any aspect or design described herein as an "example" and/or "exemplary" is not necessarily to be construed as preferred or advantageous over other aspects or designs, nor is it meant to preclude equivalent exemplary structures and techniques known to those of ordinary skill in the art. It is, of course, not possible to describe every conceivable combination of [0088] components, products and/or methods for purposes of describing this disclosure, but one of ordinary skill in the art can recognize that many further combinations and permutations of this disclosure are possible. Furthermore, to the extent that the terms "includes," "has," "possesses," and the like are used in the detailed description, claims, appendices and drawings such terms are intended to be inclusive in a manner similar to the term "comprising" as "comprising" is interpreted when employed as a transitional word in a claim. The descriptions of the various embodiments have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein. #### **CLAIMS** 1. A method, comprising: depositing an adhesion layer onto a superconducting resonator and a silicon substrate that are comprised within a quantum processor, wherein the superconducting resonator is positioned on the silicon substrate, and wherein the adhesion layer comprises a chemical compound having a thiol functional group. - 2. The method according to the preceding claim, wherein the adhesion layer comprises at least one organic thiol chemical compound selected from the group consisting of 4-mercaptobenzoic acid, 4-aminothiophenol, and glycidopropanethiol. - 3. The method according to any of the preceding claims, wherein the adhesion layer is a self-assembled monolayer of an organic thiol chemical compound. - 4. The method according to any of the preceding claims, further comprising, prior to depositing the adhesion layer: removing a first oxide layer from the silicon substrate via an etching process; and removing a second oxide layer from the superconducting resonator via a process selected from the group consisting of an annealing process and the etching process. - 5. The method according to the preceding claim, wherein a qubit is further positioned on the silicon substrate and coupled to the superconducting resonator, and wherein the method further comprises removing a third oxide layer from the qubit via the etching process. - 6. The method according to any of the preceding claims, further comprising: depositing a metal fluoride layer onto the adhesion layer to encapsulate the superconducting resonator, wherein the metal fluoride layer comprises at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. - 7. The method according to the preceding claim, wherein the depositing comprises depositing the metal fluoride layer onto the adhesion layer via thermal evaporation. ## 8. A method, comprising: depositing a chemical compound having a thiol functional group onto a surface of a silicon substrate and a surface of a superconducting resonator, wherein the surface of the silicon substrate and the surface of the superconducting resonator are oxide-free. - 9. The method according to the preceding claim, wherein the chemical compound is comprised within an adhesion layer that promotes adhesion between a metal fluoride coating and at least one surface selected from the group consisting of the surface of the silicon substrate and the surface of the superconducting resonator. - 10. The method according to any of the preceding claims 9 to 10, further comprising, prior to depositing the chemical compound: removing a first oxide layer from the surface of the silicon substrate via an etching process; and removing a second oxide layer from the surface of the superconducting resonator via at least one process selected from the group consisting of an annealing process and the etching process. 11. The method according to any of the preceding claims 8 to 10, further comprising: encapsulating the superconducting resonator with a metal fluoride coating, wherein the metal fluoride coating comprises at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. ## 12. A method, comprising: preparing a surface of a quantum processor for adhesion with a metal fluoride coating by depositing a chemical compound having a thiol functional group onto a silicon substrate and a superconducting resonator of the quantum processor. 13. The method according to the preceding claim, further comprising, prior to depositing the chemical compound: removing a first oxide layer from the silicon substrate via an etching process; and removing a second oxide layer from the superconducting resonator via a process selected from the group consisting of an annealing process and the etching process. - 14. The method according to any of the preceding claims 12 to 13, wherein the chemical compound is selected from the group consisting of 4-mercaptobenzoic acid, 4-aminothiophenol, and glycidopropanethiol, and wherein the metal fluoride coating comprises at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. - 15. The method according to any of the preceding claims 12 to 14 and with features of claim 13, wherein the preparing further comprises depositing the chemical compound onto a qubit of the quantum processor, and wherein the method further comprises removing a third oxide layer from the qubit via the etching process. - 16. An apparatus, comprising: an adhesion layer positioned on a superconducting resonator that is located on a surface of a silicon substrate, wherein the superconducting resonator and the silicon substrate are comprised within a quantum processor, and wherein the adhesion layer comprises a chemical compound having a thiol functional group. - 17. The apparatus according to claim 16, further comprising: - a metal fluoride layer that encapsulates the superconducting resonator, wherein the adhesion layer is between the metal fluoride layer and the superconducting resonator. - 18. The apparatus according to the preceding claim, wherein the chemical compound is selected from the group consisting of 4-mercaptobenzoic acid, 4-aminothiophenol, and glycidopropanethiol, and wherein the metal fluoride layer comprises at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. - 19. The apparatus according to any of the preceding claims 16 to 18, wherein the adhesion layer coats a surface of the superconducting resonator and the surface of the silicon substrate, and wherein the surface of the silicon substrate and the surface of the superconducting resonator of the superconducting resonator are oxide-free. 20. An apparatus, comprising: an adhesion layer positioned between a superconducting resonator and a metal fluoride layer, wherein the superconducting resonator is positioned on a silicon substrate within a quantum processor. - 21. The apparatus according to claim 20, wherein the adhesion layer comprises a chemical compound having a thiol functional group. - 22. The apparatus according to any of the preceding claims 20 to 21, wherein the chemical compound is selected from the group consisting of 4-mercaptobenzoic acid, 4-aminothiophenol, and glycidopropanethiol, and wherein the metal fluoride layer comprises at least one member selected from the group consisting of calcium fluoride, lithium fluoride, manganese fluoride, iron fluoride, cobalt fluoride, nickel fluoride, and copper fluoride. - 23. The apparatus according to any of the preceding claims 20 to 22, wherein the adhesion layer is further positioned between the metal fluoride layer and the silicon substrate. - 24. The apparatus according to any of the preceding claims 20 to 23, wherein the metal fluoride layer and the adhesion layer encapsulate the superconducting resonator on the silicon substrate. - 25. The apparatus according to any of the preceding claims 20 to 24, wherein a surface of the superconducting resonator that is adjacent to the adhesion layer is oxide-free. **FIG. 2** FIG. 3 FIG. 4 **FIG. 5** **FIG.** 6 **FIG.** 7 FIG. 9B #### INTERNATIONAL SEARCH REPORT International application No PCT/EP2020/081660 A. CLASSIFICATION OF SUBJECT MATTER INV. H01L27/18 H01L39/24 ADD. According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) H01L G06N Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) EPO-Internal, WPI Data | C. DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--| | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | | | | A | US 9 971 970 B1 (RIGETTI CHAD T [US] ET AL) 15 May 2018 (2018-05-15) column 17, line 42 - column 31, line 31; figures 2-8 | 1-25 | | | | | A | US 2019/042964 A1 (ELSHERBINI ADEL A [US]<br>ET AL) 7 February 2019 (2019-02-07)<br>paragraphs [0077] - [0090]; figures 30,31 | 1-25 | | | | | | NIEMCZYK T ET AL: "Fabrication Technology of and Symmetry Breaking in Superconducting Quantum Circuits", ARXIV.ORG, CORNELL UNIVERSITY LIBRARY, 201 OLIN LIBRARY CORNELL UNIVERSITY ITHACA, NY 14853, 23 January 2009 (2009-01-23), XP080358579, DOI: 10.1088/0953-2048/22/3/034009 page 2, last paragraph - page 9, line 1 | 1-25 | | | | | | -/ | | | | | | Further documents are listed in the continuation of Box C. | See patent family annex. | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | <ul> <li>* Special categories of cited documents:</li> <li>"A" document defining the general state of the art which is not considered to be of particular relevance</li> <li>"E" earlier application or patent but published on or after the international filing date</li> <li>"L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)</li> <li>"O" document referring to an oral disclosure, use, exhibition or other means</li> <li>"P" document published prior to the international filing date but later than the priority date claimed</li> </ul> | <ul> <li>"T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention</li> <li>"X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone</li> <li>"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art</li> <li>"&amp;" document member of the same patent family</li> </ul> | | | | Date of the actual completion of the international search | Date of mailing of the international search report | | | | 10 February 2021 | 19/02/2021 | | | | Name and mailing address of the ISA/ European Patent Office, P.B. 5818 Patentlaan 2 NL - 2280 HV Rijswijk Tel. (+31-70) 340-2040, Fax: (+31-70) 340-3016 | Authorized officer Steiner, Markus | | | ## INTERNATIONAL SEARCH REPORT International application No PCT/EP2020/081660 | C(Continua | ation). DOCUMENTS CONSIDERED TO BE RELEVANT | | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | C(Continual Category* A | Citation of document, with indication, where appropriate, of the relevant passages US 2016/254434 A1 (MCDERMOTT III ROBERT FRANCIS [US] ET AL) 1 September 2016 (2016-09-01) paragraphs [0039] - [0043] | Relevant to claim No. 1-25 | | | | | | | | | ## INTERNATIONAL SEARCH REPORT Information on patent family members International application No PCT/EP2020/081660 | Patent document<br>cited in search report | | Publication<br>date | Patent family<br>member(s) | Publication<br>date | |-------------------------------------------|--------|---------------------|----------------------------------------------------------|----------------------------------------| | US 9971970 | B1 | 15-05-2018 | US 9971970 B1<br>US 10068181 B1<br>US 10769546 B1 | 15-05-2018<br>04-09-2018<br>08-09-2020 | | US 2019042964 | | 07-02-2019 | CN 110289256 A<br>DE 102019101054 A1<br>US 2019042964 A1 | 27-09-2019<br>19-09-2019<br>07-02-2019 | | US 2016254434 | <br>A1 | 01-09-2016 | NONE | |