

US 2001 OO16094A1

### (19) United States (12) **Patent Application Publication** (10) Pub. No.: US 2001/0016094 A1 Kuhara et al. (43) Pub. Date: Aug. 23, 2001 Kuhara et al.

# Aug. 23, 2001

#### (54) OPTICAL COMMUNICATION APPARATUS

(76) Inventors: Yoshiki Kuhara, Osaka (JP); Hiromi Nakanishi, Osaka (JP)

> Correspondence Address: Fish & Richardson P.C. Suite 2800 45 Rockefeller Plaza New York, NY 10111 (US)

- (21) Appl. No. : 09/768,903
- (22) Filed: Jan. 24, 2001

### (30) Foreign Application Priority Data

Jan. 24, 2000 (JP)...................................... 2000-014358





### (57) ABSTRACT

A transmitting and receiving module helps reduce electrical crosstalk and noise during transmitting and/or receiving signals. Electrical isolation among metallized electrodes in a Surface-mounted module with an optical fiber and an optical device can be achieved by using a low resistivity Si substrate, providing ground terminals on the surface of the Si Substrate, and grounding the Si Substrate. Noise and crosstalk during transmitting and receiving signals can be reduced by providing a copper contact adhered to the bottom surface of the Si substrate and by grounding.



Resistance of Si Substrate







Resistance of Si Substrate





 $FIG. 5$ 





EXAMPLE 2





 $FIG.9$ 





FIG. 11

EXAMPLE 3







#### OPTICAL COMMUNICATION APPARATUS

#### BACKGROUND OF THE INVENTION

[0001] 1. Field of the Invention

[0002] This invention relates to an optical communication apparatus such as a transmitter, a receiver and a transmittingreceiving device, and especially a surface-mounted module.

[0003] 2. Description of Related Art

[0004] Modules in practical use for optical transmission at present have a three-dimensional Structure with a laser diode (hereinafter referred to as "LD"), a photo diode (hereinafter referred to as "PD"), a lens, and a ferule for Supporting an optical fiber end.

[0005] FIG. 1 is a cross sectional view of an LD module in practical use. An LD 3 is fixed on a Side of a pole 2 equipped near the center of a metallic Stem 1, and a monitoring PD 4 is fixed on the center of the metallic stem 1. A cylindrical cap having an opening 5 and a cylindrical lens holder 6 are equipped on a metallic stem 1. A lens 7 is fixed at the opening of the lens holder 6. A conical ferule holder 8 is fixed on the lens holder 6. A ferule 10 for holding a tip of an optical fiber 9 is inserted into the top of the ferule holder 8. Light emitted from the LD 3, perpendicular to the stem surface, is focussed by the lens to enter the optical fiber 9 in the ferule 10.

[0006] Since this module is mounted in a metallic package and has many adjusting parts, it is reaching a limit in terms of cost reduction and minimization of the module because of its Structure.

[0007] Therefore, a surface-mounted optical transmission module was proposed in order to reduce and minimize cost. In the module, a  $V$  groove for putting an optical fiber therein was provided on a Silicon (hereinafter referred to as "Si") substrate, and an optical device such as an LD or a PD was mounted on the Si substrate without any adjustments. The Si substrate used in the module differed from Si wafer material used in semiconductor industries.

[0008] A proposed configuration of the module is:

- [0009] a rectangular silicon plate provided as a sub-Strate,
- [0010] an optical fiber end or a ferule having an optical fiber inserted thereinto, which is fixed with adhesives or the like on the Substrate, and
- [0011] an optical device such as an LD or a PD provided on the Substrate adjacent to the end of the fiber and aligned on the light axis prolongation.

[0012] In this module, an Si substrate is used merely as a base plate, and the conductivity of the Si Substrate is unnecessary. The conductivity is rather troublesome. A high-resistivity silicon single crystal is used as an Si sub-Strate. After forming an insulation layer, a metallized pattern is formed on the insulation layer. The material of the insulation layer is  $SiO<sub>2</sub>$  or SiN.

[0013] This module is two-dimensional, and the surface of the Substrate is parallel to the light direction. An LD or a PD is fixed after being adjusted by the mark provided on the substrate. Optics systems for collecting light such as a lens are omitted because the optical distance between an optical device and an optical fiber end is very short. It was said that the optical fiber and the optical device were securely connected because of adopting a photolithography technology, and this module reduced cost because of the Small number of parts. (Reference 1, "Passive Alignment Technique for LD Module using Si Platform", by Mr. Seimi Sasaki et al., EMD 95-27, CPM 95-53, OPE 95-50 (1995-08), Technical Report of The Institute of Electronics, Information and Communication Engineers)

0014) Another type of surface-mounted device combined with a plural number of fibers, optical wave-guides and transmitting and/or receiving optical devices was also pro posed. For example, "Research on the mounting method of optical devices for SFF Optical Transceiver', Preprint of the congress, C-3-28 p133, 1999 by Ryu-ta Takahashi, Murakami Kazuya, Sunaga Yoshinori, Tokoro Takehiko and Kobayashi Masahiko in 1999 Congress of the Electronics Society of Electronics and Information Society (Reference 2).

[0015] However, there was a problem from the standpoint of electrical crosstalk (hereinafter electrical crosstalk referred to as "crosstalk"). Crosstalk is phenomena in which electric Signals for an LD driver go around a Substrate and an insulation layer to a PD, when the LD and the PD are placed on the Substrate and they transmit and receive signals simultaneously. The lowest crosstalk is the most favorable. To reduce crosstalk, an Si substrate having higher resistivity such as 10  $\Omega$ cm to 100  $\Omega$ cm was normally used. Furthermore a module using an Si substrate having  $1 \text{ k}\Omega$ cm was published. (Reference 3, "A Low-crosstalk Optical Module Design on PLC Platform for Realizing LD/PD Full-duplex Operation in ATM Systems", by Hideki Kimura et al., ECOC 98, Sep. 20-24, 1998, Madrid, Spain) However, it was insufficient for reducing crosstalk.

[0016] Another method to reduce crosstalk was proposed by T. Ikeuchi, Y. Tochio, K. Mori, T. Yamamoto, H. Rokugawa, A. Abe, S. Yamada, K. Shimizu and M. Kawai "High Sensitivity ATMPON PLC Transceiver (ONU) by Unique Crosstalk Reduction Method", Preprint of the congress, p. I-330)

[0017] In this reference the authors reported they achieved a removal of crosstalk by passing output signals of the preamplifier (AMP) to a low path filter (LPF) at 155 MHz. However, this method of adding parts such as LPF is not the best solution in terms of cost, which is the most important factor in this Planar Lightwave Circuit (PLC) technology field.

[0018] Moreover, the crosstalk reduction method was incomplete. This method is able to prevent high frequency crosstalk, however, crosstalk signals leaking from LD not only have high frequency noise but also low frequency LD noise.

#### SUMMARY OF THE INVENTION

[0019] The present invention is related to a module characterized in that an electrical potential level of a Si substrate is close to the conductor level and the Si substrate is firmly connected to the ground potential level.

[0020] It is impossible for a high-resistivity Si substrate to be a good ground, even if the Si substrate is partly grounded.

By the present invention, a low resistivity Si Substrate becomes an effective ground even if only a part of the Si substrate is grounded.

[0021] Crosstalk between an LD and a PD is prevented because there is a ground level Surface nearest under the bottoms of electrode patterns for an LD and a PD. A transmission device, which is Strong against Outer noise and internal crosstalk, can be achieved by grounding the Si substrate. Moreover, the crosstalk is completely removed by providing patterned ground terminals (hereinafter patterned ground terminal(s) referred to as "ground terminal(s)') among electrodes on the surface of the Si substrate.

[0022] Additionally, the Si substrate of the present invention is advantageous in the View of obtainability and cost reduction. A high-resistivity Si single crystal is special. The crystal has a small market and there is no mass production of the crystal. Therefore, it is difficult to obtain, and it is expensive. On the other hand, a low resistivity Si substrate applied to the present invention is made of an ordinary n-type Si Single crystal most frequently used in the Si semiconductor industry. Therefore, the low resistivity Si substrate is less expensive, and consequently a device cost can be reduced.

[0023] Thus, the resistivity of the Si substrate in the present invention is positively lowered, and the Substrate is used as a ground plate. Ground terminals are provided among electrode patterns for optical devices. More prefer ably a copper contact adhered to the bottom Surface of the Si Substrate is connected to the ground terminals.

[0024] Features that may be present in some implementations of the present invention are Summarized as follows:

- [0025] 1. A low-resistivity Si-single crystal is used as an Si substrate.
- $\begin{bmatrix} 0.026 \end{bmatrix}$  2. Electrical potential of the Si substrate is a ground potential level.
- [0027] 3. A metallic contact such as a copper contact is adhered to a bottom Surface of the Si-Substrate.
- [0028] 4. Ground terminals are provided on the Si substrate to prevent electrical connection between each of the electrodes for optical devices.

[0029] It was presumed in the past that the higher resistivity of an Si Substrate the better. To the contrary, however, the inventors discovered, as described above, that the lower<br>the resistivity of an Si substrate the better. The highresistivity Si substrate is expensive because of difficulties of production and Small markets. On the other hand, the low-resistivity Si Substrate can achieve a cost reduction because of easily obtainable mass-manufactured products in the Semi-conductor industry.

[0030] Moreover, the present invention positively uses an Si Substrate as a ground with introducing new concepts of a comb-tooth-shaped grounding Structure placed among the electrode patterns for optical devices. The internal crosstalk between an LD and a PD during transmitting and receiving signals can be restrained, and also the PD can be protected from an external noise because of the combination of the low-resistivity Si Substrate and the metallized grounding terminals Surrounding the electrode patterns. As a resultant a low cost and high performance optical transmission appa ratus can be achieved.

BRIEF EXPLANATION OF THE DRAWINGS

[0031] FIG. 1 is a longitudinal cross-sectional view of a three-dimensional-type semiconductor LD module.

[0032] FIG. 2 is a planar view of a PREVIOUS EXAMPLE of a surface-mounted module with dual optical fibers.

[0033] FIG.  $3(a)$  is a longitudinal cross-sectional view at the right edge of FIG. 2.

[0034] FIG.  $3(b)$  is an equivalent electrical circuit in the dotted area of FIG.  $3(a)$ .

[0035] FIG. 4 is a planar view of an EXAMPLE of a surface-mounted module with dual optical fibers.

[0036] FIG. 5 is a longitudinal cross-sectional view at the right edge of FIG. 4.

[0037] FIG. 6 is a PREVIOUS EXAMPLE of a planar view of a surface-mounted module with Y-branched optical wave-guides.

[0038] FIG. 7 is an EXAMPLE of a planar view of a surface-mounted module with Y-branched optical wave guides.

[0039] FIG. 8 is an explanatory drawing to calculate the resistance between an electrode provided on a Si Substrate and a copper contact adhered to a bottom Surface of the Si-Substrate.

[0040] FIG. 9 is a planar view of a PREVIOUS EXAMPLE of a single functioned surface-mounted module.

[0041] FIG. 10 is a longitudinal cross-sectional view on the light axis line of FIG. 9.

[0042] FIG. 11 is a planar view of an EXAMPLE of a single functioned surface-mounted module.

[0043] FIG. 12 is a longitudinal cross-sectional view on the light axis line of FIG. 11.

#### PREFERRED EMBODIMENTS OF THE INVENTION

[0044] Hereinafter, preferred embodiments of the invention are described in detail with EXAMPLEs, along with PREVIOUS EXAMPLEs according to conventional tech nologies.

[0045] 1. First Embodiment

#### PREVIOUS EXAMPLE 1.

[0046] FIG. 2 is a PREVIOUS EXAMPLE described in Reference 1. This PREVIOUS EXAMPLE is a surfacemounted module for transmitting and receiving optical signals using dual optical fibers on the module. Referring to FIG. 2, an insulation layer 50 made of  $SiO<sub>2</sub>$  is provided on at least a part of the surface of an Si Substrate 49. Electrode patterns for optical devices are formed on the insulation layer by a metallizing method such as Physical Vapor<br>Deposition (PVD) or printing. Hereinafter electrode pattern(s) for optical devices provided on an insulation layer on the Surface of an Si Substrate is referred to as "electrode pattern(s)'. The insulation layer 50 is necessary because of mutual insulation between electrode patterns. Structures having a plurality of optical fibers and optical devices are optional. For example, optical fibers 51 and 52 are placed on V grooves (not illustrated) carved on the surface of the Si substrate 49. Or instead, optical wave-guides are provided on the surface of the Si Substrate to connect with the optical fibers 51 and 52 at the end of the Si Substrate. Thus, the fibers are replaceable with optical wave-guides, although FIG. 2 shows the case of optical fibers. An Si Substrate is preferably used for Surface-mounted modules, because the Si Substrate is easily processed to have precise V grooves or optical wave-guides on its Surface by photolithography technologies or mechanical processing.

[0047] Electrode patterns 53, 54, 55 and 56 are provided on the insulation layer 50 in a parallel direction with the optical fibers 51 and 52. Each of the electrode patterns 54 and 56 has a wide pad, and a LD59 and a PD 58 are mounted on the pad. Upper electrodes of the LD and the PD are connected with the electrode patterns 53 and 55 respectively by wires. FIG. 3 is a longitudinal cross-sectional view at the right edge of FIG. 2. The  $SiO<sub>2</sub>$  layer 50 as an insulation layer is provided on the Si substrate 49, and the electrode patterns 53 to 56 are provided on the insulation layer.

[0048] The disadvantages of this PREVIOUS EXAMPLE are described below. An Si Substrate having higher-resistiv ity such as 10  $\Omega$ cm to 100  $\Omega$ cm is generally used in the module. The reason is that a higher-resistivity Si substrate prevents the electric current leakage among two electrode patterns.

[0049] However, the highest-resistivity Si substrate is still conductive and an electric current flows through the Si substrate. Consequently, this PREVIOUS EXAMPLE can not reduce crosstalk sufficiently.

[0050] The inventors consider further causes. In this PRE-VIOUS EXAMPLE, an equivalent electrical circuit of the part marked with the dotted line in FIG.  $3(a)$  becomes as shown in FIG.  $3(b)$ . An insulation layer is described as capacitance C1 and C2, and the Si substrate 49 is described as a resistance  $R_{S_1}$ . The electrode patterns  $54$  and  $55$  are connected with C<sub>1</sub>,  $R_{Si}$  and C<sub>2</sub>. Neighboring electrode patterns are electrically connected with these capacitors and a resistor.

[0051] Supposing an Si substrate has high-resistivity, such as 10  $\Omega$ cm, a distance between the electrode patterns 54 and 55 is 2 mm, a thickness of the Si Substrate is 1 mm and a paralleled length of the electrode pattern 54 or 55 is 3 mm, resistance of the Si substrate between the electrode patterns 54 and 55,  $R_{Si}$ , is roughly calculated as shown in Equation (1).

$$
R_{\rm Si} = 10 \text{ \Omega} \text{cm} \times 0.2 \text{ cm} / (0.1 \text{ cm} \times 0.3 \text{ cm}) = \text{about } 70 \text{ }\Omega \tag{1}
$$

[0052] Exact calculation of resistance must be done between parallel electrodes mounted on the Surface of an Si substrate such as the above case to integrate various paths rather than the above-described simple calculation of the resistance of a rectangular body. However, since the order of resistance is necessary in this case, the resistance between the electrodes is calculated under the assumption that the resistance between the electrodes is the same resistance as a rectangular body.

[0053] The calculated result includes errors, but it is not a serious problem because the errors occur at a common rate to both PREVIOUS EXAMPLES and the EXAMPLES Such that they can be neglected when comparing them.

[0054] Even though  $SiO<sub>2</sub>$  has some amount of the capacitance as C1 or C2, high frequency signals pass through the  $SiO<sub>2</sub>$  layer and then a PD is electrically connected with an LD through the Si substrate at 70  $\Omega$ .

0055. A characteristic impedance of normal high-speed electronic circuits for the optical communication apparatus in the field of the present invention is about 50  $\Omega$ .

[0056] It appears that crosstalk occurs because the resistance of about 70  $\Omega$  between the electrode patterns is nearly the same as the characteristic impedance of 50  $\Omega$  of the optical communication apparatus.

#### **EXAMPLE 1**

[0057] FIG. 4 shows a surface-mounted module according to EXAMPLE 1 of the present invention to improve the design of PREVIOUS EXAMPLE 1. FIG. 5 is a cross sectional view at the right edge of FIG. 4.

[0058] The first differing point of FIG. 4 of EXAMPLE 1. compared with FIG. 2 of PREVIOUS EXAMPLE 1 is that a Si Substrate 65 is a low-resistivity substrate.

[0059] The second different point is that comb-toothshaped terminals 66, 67, 68, 69 and 70 are not metallized on an insulation layer of the surface of the Si Substrate 65, but directly on an uninsulated surface of the Si Substrate by the same metallizing method such as PVD or printing methods. These terminals 66 to 70 are used as ground terminals. Hereinafter metallized terminal(s) for grounding is referred to as "ground terminal(s)'. The heights of electrode patterns are different from the heights of ground terminals.

[0060] The electrode patterns are provided on the  $SiO<sub>2</sub>$ insulation layer 50, and ground terminals are formed on an uninsulated surface of the Si substrate 65.

[0061] Electrode patterns and ground terminals with different heights are alternately provided. The electrode pat terns are separated by the ground terminals. FIG. 5 is a croSS-Sectional view for clear understanding.

0062) Characteristics related to crosstalk in EXAMPLE1 are estimated as follows.

[0063] An Si substrate has a  $10$  mm $\times 15$  mm of surface size and a 1 mm thickness. Resistivity of the Si-substrate is 0.1 G2cm.

[0064] Isolation among the electrode patterns 53, 54, 55 and 56 for an LD and a PD can be achieved by ground terminals, especially in a comb-tooth shape of the ground terminals  $66, 67, 68, 69$  and 70 as shown in FIGS. 4 and 5, provided on the low-resistivity Si substrate 65.

[0065] Inserting 0.1  $\Omega$ cm of resistivity of the Si substrate, about 2 mm of a distance between the metallized electrode pattern of the optical device and the ground metallized pattern, and 3 mm of the length of the parallel portion of the above electrode patterns to Equation (1), the resistance between the electrode pattern for optical device and the ground terminals is calculated roughly at  $0.7 \Omega$  (0.1  $\Omega$ cm× 0.2 cm/(0.3 cmx0.1 cm)). Maximum resistance is estimated at  $1 \Omega$ . The result shows that a low-resistivity Si substrate becomes an adequate ground.

[0066] If the resistivity of a Si substrate is 1  $\Omega$ cm, the resistance between the ground terminal and the Si-Substrate

nearest beneath the electrode for a device is about  $10 \Omega$ . This is the usable upper limit compared with a characteristic impedance, 50  $\Omega$ .

[0067] Therefore, the upper limit of the resistivity of an Si substrate for this surface-mounted device is 1  $\Omega$ cm.

[0068] In this EXAMPLE, if one of the comb-tooth-<br>shaped ground terminals  $66, 67, 68, 69$  and  $70$ , for example the ground terminal 70, is grounded by connecting with a grounding terminal of a lead frame, any other ground terminals are grounded through the Si Substrate. The resis tivity of an Si substrate being about  $1 \Omega$  is enough for this purpose. AS above mentioned, in case of the resistivity of the Si substrate being 10  $\Omega$ , all of the comb-tooth-shaped ground terminals 66 to 70 must be preferably connected to grounding wires.

[0069] By providing ground terminals surrounding electrode patterns on the low-resistivity Si Substrate, crosstalk reduction is substantially improved.

[0070] In this invention, crosstalk during transmitting and receiving is decreased because of grounding a conductive Si substrate. In case of using a high-resistivity Si substrate, electrode patterns are insufficiently grounded because an electrical field forms inside the Si Substrate.

[ $0071$ ] That is, if the conductivity of a Si substrate is 100  $\Omega$ cm, the resistance between ground terminals and the Si substrate nearest beneath the electrode of the devices becomes 1 k $\Omega$ , which is higher than the characteristic impedance, 50  $\Omega$ . This Si substrate is not an adequate ground. It becomes a ground with fluctuating potential.

#### PREVIOUS EXAMPLE 2

[0072] PREVIOUS EXAMPLE 2, which is basically the same as PREVIOUS EXAMPLE 1, is a Y-branched wave guide type Surface-mounted module proposed in Reference 2, and is shown in FIG. 6.

[0073] It is a combined device having both functions of transmitting and receiving in a module. Transmitting a light having a 1.3  $\mu$ m wavelength and receiving a light having a 1.55  $\mu$ m wavelength pass through a single optical fiber, and these lights are divided by a Y-branched wave-guide with selecting wavelengths.

[0074] Optical wave-guides 32 and 33 are formed on a Si substrate 31 by providing a Ge-doped high-reflective layer on a portion of an  $SiO<sub>2</sub>$  layer. The high-reflective layer is formed by doping impurities such as Germanium (hereinafter Germanium is referred to as "Ge") for a high-reflective layer into an SiO<sub>2</sub> layer provided on the Si substrate.

[0075] The Ge-doped high-reflective layer is a core portion covered by the transparent  $SiO<sub>2</sub>$  layer. The surface of the Si substrate is flat and has no V groove.

[0076] A Mach-Zehnder-type optical coupler 34, which is an Interference Refractometer, is provided in the optical wave-guide so as to have a function of selecting a 1.3  $\mu$ m optical wavelength and  $1.55 \mu m$  optical wavelength from a combined optical wavelength of transmitted light.

[0077] Transmitted light having a 1.3  $\mu$ m optical wavelength emitted from a LD 37 passes straight inside the optical wave-guide 32, and the light enters into an optical fiber 44.

[0078] On the other hand the receiving light having a 1.55  $\mu$ m optical wavelength that has passed through the optical fiber 44 is lead by the optical coupler to the wave-guide 33, and enters the PD 38.

[0079] Electrode patterns 40, 41, 42 and 43 are provided near the LD, PD and/or AMP to connect the respective electrodes.

[0080] The surface of the Si substrate is insulated with a uniformly formed  $SiO<sub>2</sub>$  layer. Electrode patterns 35 and 36 are formed on the upper Surface of the insulation layer at an end of the wave-guide by a metallizing method Such as printing, and the electrode patterns are wire-bonded with the LD 37 and an PD 38. An amplifier, AMP 39, is mounted on the surface of the Si substrate nearby the PD 38. The AMP amplifies the photocurrent of the PD 38. The Electrode patterns 40, 41, 42 and 43 are formed on the surface of the  $SiO<sub>2</sub>$  insulation layer on the Si-substrate 31. Upper electrodes of the LD, PD and AMP are electrically connected with electrode patterns by wires.

[0081] The optical wave-guides 32 and 33 divide signals by the Y-branch 34. A starting end of the optical wave-guide 32 is connected to the optical fiber 44. A transmission light emits from the LD  $37$  to the optical fiber 44 through the optical wave-guide 32. A receiving light transmitted from the optical fiber 44 enters into the PD 38 through the optical wave-guides 32, 33 and 34.

[0082] The direction of the transmitting light and the surface of an Si substrate is parallel, and the device structure is simple two-dimensional. Fixing of an LD and a PD to the substrate are adjusted by a mark provided on the substrate. The Si substrate is normally used as a high-resistivity Si, which is not popularly used in the Si semiconductor industries.

#### EXAMPLE 2

[0083] The second example of the present invention of the first embodiment is shown in FIG. 7. EXAMPLE 2 is an improved example of PREVIOUS EXAMPLE 2 by apply ing the present invention.

[0084] In this type of module, the electrical crosstalk which is caused by its own LD 37 drive-signals sneaking round to the PD 38 or AMP 39 of the receiving circuits must be reduced to an extremely low level because the module is used to transmit and receive signals simultaneously. Therefore, a low resistivity Si substrate is grounded together with a grounding copper contact adhered to the bottom Surface of the Si-Substrate to Strengthen the grounding function.

#### [0085] FIG. 7 differs from FIG. 6 as follows.

- [0086] The first point is to use low resistivity Si substrate 71.
- [0087] The second point is that ground terminals 73, 74, 75,76, 77,78 and 79 are provided directly on the Si substrate as opposed to on an  $SiO<sub>2</sub>$  layer so as to cut into electrode patterns for optical devices. An illustration of a cross-sectional view of the metallized patterns is omitted because it is the same as FIG. 5. One or more ground terminals directly formed on the Si substrate are connected with one or more grounding terminals of a the lead frame pro vided for a module.

[0088] The third point is that, preferably, a copper contact adhered to the bottom Surface of the Si substrate is provided as a ground. This EXAMPLE has a more preferable ground, because a copper contact has lower resistivity (higher conductivity) than the resistivity of an Si Substrate. It becomes a reliable ground at higher frequency.

[0089] A forming process of EXAMPLE 2, referring to main differences from PREVIOUS EXAMPLE 2, is described below:

- [0090] Shape of an optical wave-guide is the same as PREVIOUS EXAMPLE 2.
- [0091] First, an SiO<sub>2</sub> under-clad layer having a 15  $\mu$ m thickness is formed on an Si substrate having resistivity of 0.1  $\Omega$ cm and a thickness of 1 mm by the flame deposition method.
- [0092] Ge is doped into the  $SiO<sub>2</sub>$  layer, and then the layer is partially etched to form an optical wave guide.
- [0093] Upper clad layer is formed on the partially Ge-doped  $SiO<sub>2</sub>$  layer by the flame deposition method. A wave-guide is Surrounded by upper-, lower-, left- and right side clad layers. The cross sectional dimensions of the optical wave-guide are 6  $\mu$ m $\times$  6  $\mu$ m.
- [0094] In the path of the optical wave-guide, the Mach-Zehnder-type optical coupler 34 is provided so as to select a 1.3  $\mu$ m optical wavelength light and a 1.55  $\mu$ m optical wavelength light.
- [0095] The LD 37 is a 1.3  $\mu$ m-FP-LD made of InGaAsP, and the PD 38 is an InGaAs-pin-PD.
- [0096] The AMP 39 made of GaAs-IC, which is not provided in PREVIOUS EXAMPLE 2, is provided for amplifying receiving signals of the PD 38 at the nearest position of the PD as usually provided in such case.
- [0097] The ground terminals 73, 74, 75, 76, 77, 78 and 79, which are gold plated comb-tooth-shaped electrodes, are formed after exposing a part of the Si substrate surface covered with the  $SiO<sub>2</sub>$  clad layer. The size of the Si substrate is  $15 \text{ mm} \times 10 \text{ mm} \times 1.0$ mm.
- [0098] Leads 81 and 82 of a lead frame are connected to the electrode patterns 40 and 35 for the LD with wires 91 and 92. Leads 83 and 84 of a lead frame are connected through wires 93 and 94 to electrode patterns 41 and 36. Leads 85 and 86 of a lead frame are connected to the electrode patterns 42 and 43 for the AMP with wires 95 and 96. These are connec tions between the electrode patterns for the devices and the lead frame.

[0099] Connection of grounding systems is described below:

[0100] Entire surface of the Si substrate is an adhered copper contact 72 having 1 mm thickness with conductive resin. Because the resistivity of the cop per contact 72 is very low, the copper contact becomes a good ground. Therefore, grounding the Si substrate with the copper contact by connecting ground leads 80 and 87 of a lead frame and the copper contact with gold wires 90 and 97 is more firm than grounding with the comb-tooth-shaped<br>ground terminals  $73$  to  $79$ . Each of these ground terminals is respectively connected to the copper contact 72 with wires 100.

[0101] Evaluation of EXAMPLE 2 is described below comparing with PREVIOUS EXAMPLE 2.

[0102] FIG. 8 is a schematic drawing of EXAMPLE 2 for the evaluation of resistance. Inserting the following data such as  $0.1$   $\Omega$ cm resistivity and 1 mm thickness of an Si substrate, and 0.5 mm width and 3 mm length of electrode patterns in EXAMPLE 2 to Equation (1), resistance between electrode patterns and a copper contact are calculated below:

0.1 cm×0.1 cm/0.3 cm×0.05 cm=about 0.7  $\Omega$ .

[0103] Isolation is achieved by adopting such low resistivity Si Substrate. Moreover, by connecting each of the ground terminals with the lead frame, crosstalk at 100 MHz during transmitting and receiving signals was evaluated. Crosstalk has been improved by 20 dB (1:0.01) compared with PREVIOUS EXAMPLE 2 whose Si Substrate has 10  $\Omega$ cm resistivity without providing ground terminals. That is because the isolation among each of the electrode terminals cannot be achieved in PREVIOUS EXAMPLE 2 which used the same high-resistivity Si Substrate as PREVIOUS EXAMPLE 1 and no electrode terminals.

[0104] 2. Second Embodiment

[0105] Effects of the present invention were described from the standpoint of crosstalk in the above description. However, other effects of the low resistivity Si substrate and ground terminals on the Surface of the Si Substrate in a Single function Surface-mounted module are examined and described below.

#### PREVIOUS EXAMPLE 3

[0106] FIG. 9 shows a single function surface-mounted module proposed in Reference 3. FIG. 10 is a longitudinal cross sectional view of FIG. 9 on the light-axis line.

[0107] SiO<sub>2</sub> insulation layer 21 is provided in the right part of the Surface of rectangular Si Substrate 20 and electrode patterns 22 and 23 are formed by a metallizing method Such as printing on the  $SiO<sub>2</sub>$  insulation layer 21 as shown in FIG. 10. An optical device 24 such as a PD or an LD is mounted on the electrode pattern 22. The electrode pattern for the optical device 24 is connected to the electrode pattern 23 with wire 25.

0108). At the center of the surface of the Si substrate 20, large V groove 26 and small V groove 27 are provided. The two grooves can be formed by anisotropy etching with photolithography technologies or mechanical processing and so on. Optical fiber 29 is inserted through and fixed with ferule 28, after which the ferule 28 and the optical fiber 29 are respectively placed on the large groove 26 and the Small groove 27 and fixed with adhesives. The entire Si Substrate 20, ferule 28 and optical fiber 29 are housed in mount 30.

[0109] Si substrate is normally used as a high resistivity Si single crystal. After forming the insulation layer 21, electrode patterns are formed on the insulation layer 21. The insulation layer is  $SiO<sub>2</sub>$  or  $SiN$ .

[0110] The sizes of the Si substrate, for example, are an area of 15 mm×10 mm and a thickness of 1 mm.

#### EXAMPLE 3

[0111] In the present invention, a low resistivity Si sub-Strate is used and grounded, and a ground terminal is provided on the surface of the Si substrate in EXAMPLE 3.

[0112] FIGS. 11 and 12 are an improved example of FIGS. 9 and 10 according to the present invention. FIGS. 11 and 12 differ from FIGS. 9 and 10 as follows:

- [0113] 1. The resistivity of Si substrate 61 is as low as 0.1  $\Omega$ cm.
- [0114] 2. A metallized area is formed on an uninsulated surface of the Si substrate 61 as opposed to on an insulation layer, and the metallized area is used as ground terminal 62.

[0115] Potential of the Si substrate 61 becomes a grounding level with the ground terminal 62.

 $[0116]$  As in PREVIOUS EXAMPLE 3, the single function surface-mounted module is arranged such that the Si<br>substrate and the electrodes of an LD or a PD are electrically connected through capacitance. In this arrangement, the high resistivity Si Substrate is in a State of an electrical floating potential and the Si substrate becomes a kind of antenna. When the module is used as a receiver, the Si substrate in floating potential connects with a PD. When the module is used as a transmitter, the Si substrate in floating potential connects with an LD.

 $[0117]$  As a receiver, these modules having the high resistivity Si Substrate are too Sensitive to external noise, and radiate the noise externally as a transmitter.

[0118] The highest resistivity Si substrate is normally limited to the degree of 10  $\Omega$ cm or 100  $\Omega$ cm, because Si has a narrow band gap even though it contains slight n-type or p-type impurities. It is impossible to increase the resistivity resistivity Si substrate is not mass-produced because it differs from that used in the semiconductor industry, the cost of the Substrate is high.

[0119] On the other hand, in a module using a low resistivity Si Substrate according to the present invention, providing a ground terminal on the uninsulated Surface of the Si Substrate reduces external noise. Specific effects by this EXAMPLE are described as follows.

[0120] The area of the Si substrate  $61$  is 15 mm $\times$ 10 mm and thickness is 1 mm. The resistivity of the substrate is 0.1  $\Omega$ cm. The resistance between the electrode pattern 22 for an optical device mounted on the insulation layer and the ground terminal 62 is estimated below.

[0121] The distance between the ground terminal 62 and the electrode pattern 22 is assumed to be about 3 mm, and a half length (=5 mm) of the ground pattern 62 is assumed to contribute to the conduction. Substituting the above values with 1 mm thickness of the Si Substrate to Equation (1), the resistance is calculated as follows:

[0122] Even with over-estimation, the resistance is only about 1  $\Omega$ . This resistance value is sufficiently lower than 50  $\Omega$  which is the characteristic impedance of usual high-speed electron circuits. In other words, the nearest Si Substrate under an insulation layer for an optical device becomes a favorable ground. Thus, the present invention is character ized in having a constitution to exhibit an effect Such that a noise current on the Si Substrate 61 flows to the metallized ground terminal 62 provided on the uninsulated Surface of the Si Substrate, thereby preventing the noise Sneaking round to the optical device 24. Otherwise, the noise on the Si substrate would cause a jam because it will travel to the optical device such as a PD and an LD or the electrode patterns 22 thereunder.

[0123] If the resistivity of the Si substrate is 100  $\Omega$ cm as shown in the PREVIOUS EXAMPLE, the resistance between the optical device and the ground terminal becomes 1 k $\Omega$ . This resistance is much higher than 50  $\Omega$  of the characteristic impedance of usual high-speed electron circuits. Therefore, even if the Si Substrate is grounded by providing the ground terminal 62 on the Surface of the Si substrate, the Si substrate does not become a strong ground. If the resistivity of Si is 1  $\Omega$ cm, resistance between the optical device and the ground terminal is estimated at about  $10 \Omega$ .

[0124] From the above examples, it has found that the reduction of the effect from external noise or reduction of external emission of noise can be achieved by adopting a low resistivity Si substrate and providing a ground terminal on the surface of the Si substrate near a PD or an LD of the single function surface-mounted module.

What is claimed is:

- 1. An optical communication apparatus comprising:
- a Si substrate having resistivity below 1  $\Omega$ cm and connected to a ground potential level;
- an insulation layer provided at least on a portion of the surface of the Si substrate; and
- at least one optical device Selected from the group of a laser diode and a photo diode, and mounted on the insulation layer.

2. An optical communication apparatus according to claim 1 wherein the resistivity of the Si substrate is 0.1  $\Omega$ cm or less.

3. An optical communication apparatus according to claim 1 wherein at least one ground terminal is formed on an uninsulated Surface of the Si Substrate by a metallizing method.

4. An optical communication apparatus according to claim 1 wherein a ground terminal provided on at least an uninsulated Surface of the Si Substrate is formed like a comb-tooth among electrode patterns for optical devices, an wherein the electrode patterns are provided on the insulation layer of the surface of the Si Substrate.

5. An optical communication apparatus according to claim 1 further comprising an optical System including an optical wave-guide in a portion of the insulating layer.

 $R=0.1$   $\Omega$ cm×0.3 cm/(0.1 cm×0.5 cm)=approximately 0.6  $\Omega$ .

6. An optical communication apparatus according to claim 1 further comprising a metallic grounding contact adhered to the bottom surface of the Si substrate.

7. An optical communication apparatus according to claim 1 wherein the Si Substrate has a thickness of from 1.0 mm to 1.5 mm, and wherein the apparatus further comprises:

a  $SiO<sub>2</sub>$ -based wave-guide formed on the Si substrate; and

- a laser diode and a photo diode made of InCaAsP mounted on the Si substrate;
- wherein the apparatus is arranged for transmitting and receiving optical signals having wavelengths from 1.3  $\mu$ m to 1.55  $\mu$ m.

 $\mathbf{a}$  $\frac{1}{2}$  $\Delta$